參數(shù)資料
型號: FEB-88
英文描述: 8088-2 - 8-BIT HMOS MICROPROCESSOR
中文描述: 8088-2 - 8位微處理器保健組織
文件頁數(shù): 7/30頁
文件大小: 378K
代理商: FEB-88
8088
Certain locations in memory are reserved for specific
CPU operations (See Figure 4). Locations from ad-
dresses FFFF0H through FFFFFH are reserved for
operations including a jump to the initial system ini-
tialization routine. Following RESET, the CPU will al-
ways begin execution at location FFFF0H where the
jump must be located. Locations 00000H through
003FFH are reserved for interrupt operations. Four-
byte pointers consisting of a 16-bit segment address
and a 16-bit offset address direct program flow to
one of the 256 possible interrupt service routines.
The pointer elements are assumed to have been
stored at their respective places in reserved memory
prior to the occurrence of interrupts.
Minimum and Maximum Modes
The requirements for supporting minimum and maxi-
mum 8088 systems are sufficiently different that
they cannot be done efficiently with 40 uniquely de-
fined pins. Consequently, the 8088 is equipped with
a strap pin (MN/MX) which defines the system con-
231456–4
Figure 4. Reserved Memory Locations
figuration. The definition of a certain subset of the
pins changes, dependent on the condition of the
strap pin. When the MN/MX pin is strapped to GND,
the 8088 defines pins 24 through 31 and 34 in maxi-
mum mode. When the MN/MX pin is strapped to
V
CC
, the 8088 generates bus control signals itself on
pins 24 through 31 and 34.
The minimum mode 8088 can be used with either a
multiplexed or demultiplexed bus. The multiplexed
bus configuration is compatible with the MCS-85
multiplexed bus peripherals. This configuration (See
Figure 5) provides the user with a minimum chip
count system. This architecture provides the 8088
processing power in a highly integrated form.
The demultiplexed mode requires one latch (for 64K
addressability) or two latches (for a full megabyte of
addressing). A third latch can be used for buffering if
the address bus loading requires it. A transceiver
can also be used if data bus buffering is required
(See Figure 6). The 8088 provides DEN and DT/R to
control the transceiver, and ALE to latch the ad-
dresses. This configuration of the minimum mode
provides the standard demultiplexed bus structure
with heavy bus buffering and relaxed bus timing re-
quirements.
The maximum mode employs the 8288 bus control-
ler (See Figure 7). The 8288 decodes status lines
S0, S1, and S2, and provides the system with all bus
control signals. Moving the bus control to the 8288
provides better source and sink current capability to
the control lines, and frees the 8088 pins for extend-
ed large system features. Hardware lock, queue
status, and two request/grant interfaces are provid-
ed by the 8088 in maximum mode. These features
allow co-processors in local bus and remote bus
configurations.
7
相關(guān)PDF資料
PDF描述
FECL125 Logic IC
DECL175 Logic IC
DECL400 Logic IC
DECL400M Logic IC
DECL425 Logic IC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
Feb-90 制造商:Keystone Electronics Corp 功能描述:0.018 inch Pin Diameter Single End Gold Press-Fit Micro Pin
Feb-93 制造商:Keystone Electronics Corp 功能描述:Screw Terminal (Red) 0.81 Thick Brass Tin Plate
Feb-97 制造商:Keystone Electronics Corp 功能描述:Brass Snap-In Red Female PC Screw Terminal
Feb-99 制造商:Keystone Electronics Corp 功能描述:0.394" Nickel Plate Red Screw Terminal.
FEBCTM-FC4420 功能描述:電源管理IC開發(fā)工具 CUSTOM POWER SUPPLY RoHS:否 制造商:Maxim Integrated 產(chǎn)品:Evaluation Kits 類型:Battery Management 工具用于評估:MAX17710GB 輸入電壓: 輸出電壓:1.8 V