參數(shù)資料
型號: EVAL-ADUC841QSZ
廠商: Analog Devices Inc
文件頁數(shù): 72/88頁
文件大?。?/td> 0K
描述: KIT DEV FOR ADUC841 QUICK START
產(chǎn)品培訓(xùn)模塊: Process Control
標(biāo)準(zhǔn)包裝: 1
系列: QuickStart™ 套件
類型: MCU
適用于相關(guān)產(chǎn)品: ADuC841
所含物品: 評估板、電源、纜線、軟件和說明文檔
產(chǎn)品目錄頁面: 739 (CN2011-ZH PDF)
相關(guān)產(chǎn)品: ADUC841BCPZ62-3-ND - IC MCU 62K FLASH ADC/DAC 56LFCSP
ADUC841BCPZ62-5-ND - IC MCU 62K FLASH ADC/DAC 56LFCSP
ADUC841BCPZ8-3-ND - IC MCU 8KB FLASH ADC/DAC 56LFCSP
ADUC841BCPZ8-5-ND - IC MCU 8KB FLASH ADC/DAC 56LFCSP
ADUC841BSZ62-5-ND - IC ADC/DAC 12BIT W/MCU 52-MQFP
ADUC841BSZ62-3-ND - IC ADC/DAC 12BIT W/MCU 52-MQFP
其它名稱: EVAL-ADUC841QS
EVAL-ADUC841QS-ND
ADuC841/ADuC842/ADuC843
Rev. 0 | Page 74 of 88
Power Consumption
The currents consumed by the various sections of the part are
shown in Table 40. The core values given represent the current
drawn by DVDD, while the rest (ADC, DAC, voltage ref) are
pulled by the AVDD pin and can be disabled in software when
not in use. The other on-chip peripherals (such as the watchdog
timer and the power supply monitor) consume negligible
current, and are therefore lumped in with the core operating
current here. Of course, the user must add any currents sourced
by the parallel and serial I/O pins, and sourced by the DAC, in
order to determine the total current needed at the supply pins.
Also, current drawn from the DVDD supply increases by approxi-
mately 10 mA during Flash/EE erase and program cycles.
Table 40. Typical IDD of Core and Peripherals
VDD = 5 V
VDD = 3 V
Core(Normal Mode)
(2.2 nA
× MCLK)
(1.4 nA
× MCLK)
ADC
1.7 mA
DAC (Each)
250 A
200 A
Voltage Ref
200 A
150 A
Since operating DVDD current is primarily a function of clock
speed, the expressions for core supply current in Table 40 are
given as functions of MCLK, the core clock frequency. Plug in a
value for MCLK in hertz to determine the current consumed by
the core at that oscillator frequency. Since the ADC and DACs
can be enabled or disabled in software, add only the currents
from the peripherals you expect to use. And again, do not forget
to include current sourced by I/O pins, serial port pins, DAC
outputs, and so forth, plus the additional current drawn during
Flash/EE erase and program cycles. A software switch allows the
chip to be switched from normal mode into idle mode, and also
into full power-down mode. Brief descriptions of idle and
power-down modes follow.
Power Saving Modes
In idle mode, the oscillator continues to run, but the core clock
generated from the PLL is halted. The on-chip peripherals
continue to receive the clock, and remain functional. The CPU
status is preserved with the stack pointer and program counter,
and all other internal registers maintain their data during idle
mode. Port pins and DAC output pins retain their states in this
mode. The chip recovers from idle mode upon receiving any
enabled interrupt, or upon receiving a hardware reset.
In full power-down mode, both the PLL and the clock to the
core are stopped. The on-chip oscillator can be halted or can
continue to oscillate, depending on the state of the oscillator
power-down bit in the PLLCON SFR. The TIC, being driven
directly from the oscillator, can also be enabled during power-
down. All other on-chip peripherals are, however, shut down.
Port pins retain their logic levels in this mode, but the DAC
output goes to a high impedance state (three-state). During full
power-down mode, the part consumes a total of approximately
20 A. There are five ways of terminating power-down mode:
Asserting the RESET Pin (Pin 15)
Returns to normal mode. All registers are set to their default
state and program execution starts at the reset vector once the
RESET pin is de-asserted.
Cycling Power
All registers are set to their default state and program execution
starts at the reset vector approximately 128 ms later.
Time Interval Counter (TIC) Interrupt
Power-down mode is terminated, and the CPU services the TIC
interrupt. The RETI at the end of the TIC ISR returns the core
to the instruction after the one that enabled power-down.
I2C or SPI Interrupt
Power-down mode is terminated, and the CPU services the
I2C/SPI interrupt. The RETI at the end of the ISR returns the
core to the instruction after the one that enabled power-down.
Note that the I2C/SPI power-down interrupt enable bit (SERIPD)
in the PCON SFR must be set to allow this mode of operation.
INT0 Interrupt
Power-down mode is terminated, and the CPU services the
INT0 interrupt. The RETI at the end of the ISR returns the core
to the instruction after the one that enabled power-down. The
INT0 pin must not be driven low during or within two machine
cycles of the instruction that initiates power-down mode. Note
that the INT0 power-down interrupt enable bit (INT0PD) in
the PCON SFR must be set to allow this mode of operation.
Power-On Reset (POR)
An internal POR is implemented on the ADuC841/ADuC842/
ADuC843.
3 V Part
For DVDD below 2.45 V, the internal POR holds the part in reset.
As DVDD rises above 2.45 V, an internal timer times out for
approximately 128 ms before the part is released from reset. The
user must ensure that the power supply has reached a stable
2.7 V minimum level by this time. Likewise on power-down, the
internal POR holds the part in reset until the power supply has
dropped below 1 V. Figure 82 illustrates the operation of the
internal POR in detail.
128ms TYP
1.0V TYP
128ms TYP
2.45V TYP
1.0V TYP
INTERNAL
CORE RESET
DVDD
03260-0-082
Figure 82. Internal POR Operation
相關(guān)PDF資料
PDF描述
HBM11DRAI CONN EDGECARD 22POS R/A .156 SLD
EVAL-ADUC834QSZ KIT DEV QUICK START ADUC834
EVAL-ADUC847QSZ KIT DEV QUICK START FOR ADUC847
GBM24DTKT CONN EDGECARD 48POS DIP .156 SLD
EVAL-ADUC7026QSZ KIT DEV FOR ADUC7026/7027
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-ADUC842QS 功能描述:KIT DEV FOR ADUC842 QUICK START RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:QuickStart™ 套件 產(chǎn)品培訓(xùn)模塊:Blackfin® Processor Core Architecture Overview Blackfin® Device Drivers Blackfin® Optimizations for Performance and Power Consumption Blackfin® System Services 特色產(chǎn)品:Blackfin? BF50x Series Processors 標(biāo)準(zhǔn)包裝:1 系列:Blackfin® 類型:DSP 適用于相關(guān)產(chǎn)品:ADSP-BF548 所含物品:板,軟件,4x4 鍵盤,光學(xué)撥輪,QVGA 觸摸屏 LCD 和 40G 硬盤 配用:ADZS-BFBLUET-EZEXT-ND - EZ-EXTENDER DAUGHTERBOARDADZS-BFLLCD-EZEXT-ND - BOARD EXT LANDSCAP LCD INTERFACE 相關(guān)產(chǎn)品:ADSP-BF542BBCZ-4A-ND - IC DSP 16BIT 400MHZ 400CSBGAADSP-BF544MBBCZ-5M-ND - IC DSP 16BIT 533MHZ MDDR 400CBGAADSP-BF542MBBCZ-5M-ND - IC DSP 16BIT 533MHZ MDDR 400CBGAADSP-BF542KBCZ-6A-ND - IC DSP 16BIT 600MHZ 400CSBGAADSP-BF547MBBCZ-5M-ND - IC DSP 16BIT 533MHZ MDDR 400CBGAADSP-BF548BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGAADSP-BF547BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGAADSP-BF544BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGAADSP-BF542BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGA
EVAL-ADUC842QS1 制造商:AD 制造商全稱:Analog Devices 功能描述:MicroConverter 12-Bit ADCs and DACs with Embedded High Speed 62-kB Flash MCU
EVAL-ADUC842QSP1 制造商:AD 制造商全稱:Analog Devices 功能描述:MicroConverter 12-Bit ADCs and DACs with Embedded High Speed 62-kB Flash MCU
EVAL-ADUC842QSP2 制造商:AD 制造商全稱:Analog Devices 功能描述:MicroConverter 12-Bit ADCs and DACs with Embedded High Speed 62-kB Flash MCU
EVAL-ADUC842QSPZ 功能描述:KIT DEV QUICK START ADUC842 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:QuickStart™ PLUS 套件 標(biāo)準(zhǔn)包裝:1 系列:PICDEM™ 類型:MCU 適用于相關(guān)產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)