參數(shù)資料
型號: AD9281-EB
廠商: Analog Devices, Inc.
英文描述: Dual Channel 8-Bit Resolution CMOS ADC
中文描述: 雙通道8位分辨率的CMOS模數(shù)轉(zhuǎn)換器
文件頁數(shù): 12/19頁
文件大小: 406K
代理商: AD9281-EB
AD9281
–12–
REV. E
SELECT
When the select pin is held LOW, the output word will present
the “Q” level. When the select pin is held HIGH, the “I” level
will be presented to the output word (see Figure 1).
The AD9281’s select and clock pins may be driven by a com-
mon signal source. The data will change in 5 ns to 11 ns after
the edges of the input pulse. The user must make sure the inter-
face latches have sufficient hold time for the AD9281’s delays
(see Figure 28).
CLOCK
DATA
I LATCH
CLOCK
DATA
Q LATCH
CLK
DATA
OUT
SELECT
I
PROCESSING
Q
PROCESSING
CLOCK
SOURCE
Figure 28. Typical De-Mux Connection
APPLICATIONS
USING THE AD9281 FOR QAM DEMODULATION
QAM is one of the most widely used digital modulation schemes in
digital communication systems. This modulation technique
can be found in both FDMA as well as spread spectrum (i.e.,
CDMA) based systems. A QAM signal is a carrier frequency
which is both modulated in amplitude (i.e., AM modulation)
and in phase (i.e., PM modulation). At the transmitter, it can
be generated by independently modulating two carriers of iden-
tical frequency but with a 90
°
phase difference. This results in
an inphase (I) carrier component and a quadrature (Q) carrier
component at a 90
°
phase shift with respect to the I component.
The I and Q components are then summed to provide a QAM
signal at the specified carrier or IF frequency. Figure 29 shows
a typical analog implementation of a QAM modulator using a
dual 10-bit DAC with 2
×
interpolation, the AD9761. A QAM
signal can also be synthesized in the digital domain thus requir-
ing a single DAC to reconstruct the QAM signal. The AD9853
is an example of a complete (i.e., DAC included) digital QAM
modulator.
0
90
DSP
OR
ASIC
10
CARRIER
FREQUENCY
NYQUIST
FILTERS
TO
MIXER
QUADRATURE
MODULATOR
AD9761
IOUT
QOUT
Figure 29. Typical Analog QAM Modulator Architecture
DIGITAL INPUTS AND OUTPUTS
Each of the AD9281 digital control inputs, CHIP SELECT,
CLOCK, SELECT and SLEEP are referenced to AVDD and
AVSS. Switching thresholds will be AVDD/2.
The format of the digital output is straight binary. A low power
mode feature is provided such that for STBY = HIGH and the
clock disabled, the static power of the AD9281 will drop below
22 mW.
CLOCK INPUT
The AD9281 clock input is internally buffered with an inverter
powered from the AVDD pin. This feature allows the AD9281
to accommodate either +5 V or +3.3 V CMOS logic input sig-
nal swings with the input threshold for the CLK pin nominally
at AVDD/2.
The pipelined architecture of the AD9281 operates on both
rising and falling edges of the input clock. To minimize duty
cycle variations the logic family recommended to drive the clock
input is high speed or advanced CMOS (HC/HCT, AC/ACT)
logic. CMOS logic provides both symmetrical voltage threshold
levels and sufficient rise and fall times to support 28 MSPS
operation. Running the part at slightly faster clock rates may be
possible, although at reduced performance levels. Conversely,
some slight performance improvements might be realized by
clocking the AD9281 at slower clock rates.
The power dissipated by the output buffers is largely propor-
tional to the clock frequency; running at reduced clock rates
provides a reduction in power consumption.
DIGITAL OUTPUTS
Each of the on-chip buffers for the AD9281 output bits (D0–D9)
is powered from the DVDD supply pin, separate from AVDD.
The output drivers are sized to handle a variety of logic families
while minimizing the amount of glitch energy generated. In all
cases, a fan-out of one is recommended to keep the capacitive
load on the output data bits below the specified 20 pF level.
For DVDD = 5 V, the AD9281 output signal swing is compat-
ible with both high speed CMOS and TTL logic families. For
TTL, the AD9281 on-chip, output drivers were designed to
support several of the high speed TTL families (F, AS, S). For
applications where the clock rate is below 28 MSPS, other TTL
families may be appropriate. For interfacing with lower voltage
CMOS logic, the AD9281 sustains 28 MSPS operation with
DVDD = 3 V. In all cases, check your logic family data sheets
for compatibility with the AD9281’s Specification table.
A 2 ns reduction in output delays can be achieved by limiting
the logic load to 5 pF per output line.
THREE-STATE OUTPUTS
The digital outputs of the AD9281 can be placed in a high
impedance state by setting the CHIP SELECT pin to HIGH.
This feature is provided to facilitate in-circuit testing or evaluation.
相關PDF資料
PDF描述
AD9281ARS Dual Channel 8-Bit Resolution CMOS ADC
AD9283 8-Bit, 50 MSPS/80 MSPS/100 MSPS 3 V A/D Converter
AD9283BRS-100 8-Bit, 50 MSPS/80 MSPS/100 MSPS 3 V A/D Converter
AD9283BRS-50 8-Bit, 50 MSPS/80 MSPS/100 MSPS 3 V A/D Converter
AD9283BRS-80 8-Bit, 50 MSPS/80 MSPS/100 MSPS 3 V A/D Converter
相關代理商/技術參數(shù)
參數(shù)描述
AD9283 制造商:AD 制造商全稱:Analog Devices 功能描述:8-Bit, 50 MSPS/80 MSPS/100 MSPS 3 V A/D Converter
AD9283/PCB 制造商:Analog Devices 功能描述:8 BIT 100 MSPS 3.3V A/D CONVERTER - Bulk
AD9283BRS 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Analog Devices 功能描述:
AD9283BRS-100 功能描述:IC ADC 8BIT 100MSPS 3V 20-SSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應商設備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-
AD9283BRS-100Z 制造商:Analog Devices 功能描述:ADC 8BIT 100MSPS 0.75LSB 20SSOP 制造商:Analog Devices 功能描述:ADC, 8BIT, 100MSPS, 0.75LSB, 20SSOP 制造商:Analog Devices 功能描述:ADC, 8BIT, 100MSPS, 0.75LSB, 20SSOP, Resolution (Bits):8bit, Sampling Rate:100MS 制造商:Analog Devices 功能描述:ADC, 8BIT, 100MSPS, 0.75LSB, 20SSOP, Resolution (Bits):8bit, Sampling Rate:100MSPS, Supply Voltage Type:Single, Supply Voltage Min:2.7V, Supply Voltage Max:3.6V, Digital IC Case Style:SSOP, No. of Pins:20, Input Channel , RoHS Compliant: Yes