AVCC
參數(shù)資料
型號: AD7658YSTZ-1
廠商: Analog Devices Inc
文件頁數(shù): 32/32頁
文件大?。?/td> 0K
描述: IC ADC 12BIT 6CH 250KSPS 64LQFP
標準包裝: 1
位數(shù): 12
采樣率(每秒): 250k
數(shù)據(jù)接口: 串行,并聯(lián)
轉(zhuǎn)換器數(shù)目: 6
功率耗散(最大): 143mW
電壓電源: 模擬和數(shù)字,雙 ±
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 64-LQFP
供應(yīng)商設(shè)備封裝: 64-LQFP(10x10)
包裝: 托盤
輸入數(shù)目和類型: 6 個單端,雙極
配用: EVAL-AD7658CBZ-ND - BOARD EVAL FOR AD7658
Data Sheet
AD7656-1/AD7657-1/AD7658-1
Rev. D | Page 9 of 32
TIMING SPECIFICATIONS
AVCC and DVCC = 4.75 V to 5.25 V, VDD = 5 V to 16.5 V, VSS = 5 V to 16.5 V, VDRIVE = 2.7 V to 5.25 V, VREF = 2.5 V internal/external,
TA = TMIN to TMAX, unless otherwise noted.
Table 4.
Parameter1
Limit at tMIN, tMAX
Unit
Description
VDRIVE < 4.75 V
VDRIVE = 4.75 V to 5.25V
PARALLEL INTERFACE
tCONVERT
3
s typ
Conversion time, internal clock
tQUIET
150
ns min
Minimum quiet time required between bus
relinquish and start of next conversion
tACQ
550
ns min
Acquisition time
t10
25
ns min
Minimum CONVST low pulse
t1
60
ns max
CONVST high to BUSY high
tWAKE-UP
2
ms max
STBY rising edge to CONVST rising edge
25
s max
Partial power-down mode
PARALLEL READ OPERATION
t2
0
ns min
BUSY to RD delay
t3
0
ns min
CS to RD setup time
t4
0
ns min
CS to RD hold time
t5
45
36
ns min
RD pulse width
t6
45
36
ns max
Data access time after RD falling edge
t7
10
ns min
Data hold time after RD rising edge
t8
12
ns max
Bus relinquish time after RD rising edge
t9
6
ns min
Minimum time between reads
PARALLEL WRITE OPERATION
t11
15
ns min
WR pulse width
t12
0
ns min
CS to WR setup time
t13
5
ns min
CS to WR hold time
t14
5
ns min
Data setup time before WR rising edge
t15
5
ns min
Data hold after WR rising edge
SERIAL INTERFACE
fSCLK
18
MHz max
Frequency of serial read clock
t16
12
ns max
Delay from CS until DOUTx three-state
disabled
22
ns max
Data access time after SCLK rising edge/CS
falling edge
t18
0.4 × tSCLK
ns min
SCLK low pulse width
t19
0.4 × tSCLK
ns min
SCLK high pulse width
t20
10
ns min
SCLK to data valid hold time after SCLK
falling edge
t21
18
ns max
CS rising edge to DOUTx high impedance
1
Sample tested during initial release to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of VDD) and timed from a voltage level of 1.6 V.
2
A buffer is used on the DOUTx pins (Pin 5 to Pin 7) for this measurement.
200A
IOL
200A
IOH
1.6V
TO OUTPUT
PIN
CL
25pF
07017-
002
Figure 2. Load Circuit for Digital Output Timing Specifications
相關(guān)PDF資料
PDF描述
MS27467T11B4SD CONN PLUG 4POS STRAIGHT W/SCKT
15282-18SG-331 CONN JACK 18POS CABLE SKT
VI-26P-CU-F4 CONVERTER MOD DC/DC 13.8V 200W
VI-26N-IW-S CONVERTER MOD DC/DC 18.5V 100W
AD7893BRZ-10REEL7 IC ADC 12BIT SRL 8SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7658YSTZ-1-RL 功能描述:IC ADC 12BIT 6CH 250KSPS 64LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標準包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極;1 個單端,雙極
AD7658YSTZ-REEL 功能描述:IC ADC 12BIT 6CH 250KSPS 64LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標準包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極;1 個單端,雙極
AD766 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit DSP DACPORT
AD7660 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 1 MSPS, Differential, Programmable Input PulSAR ADC
AD7660ACP 制造商:Analog Devices 功能描述:ADC Single SAR 100ksps 16-bit Parallel/Serial 48-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:16-BIT, 100KSPS CMOS ADC - Bulk