參數(shù)資料
型號(hào): AD7356YRUZ-RL
廠商: Analog Devices Inc
文件頁數(shù): 10/21頁
文件大?。?/td> 0K
描述: IC ADC DUAL 12BIT 5MSPS 16TSSOP
設(shè)計(jì)資源: DC-Coupled, Single-Ended-to-Differential Conversion Using AD8138 and AD7356 (CN0041)
標(biāo)準(zhǔn)包裝: 2,500
位數(shù): 12
采樣率(每秒): 50k
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 59mW
電壓電源: 單電源
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 16-TSSOP
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 2 個(gè)差分,雙極
AD7356
Rev. A | Page 17 of 20
POWER-UP TIMES
The AD7356 has two power-down modes: partial power-down
and full power-down, which are described in detail in the Normal
sections. This section deals with the power-up time required
when coming out of any of these modes. Note that the recom-
mended decoupling capacitors must be in place on the REFA
and REFB pins for the power-up times to apply.
To power up from partial power-down mode, one dummy cycle
is required. The device is fully powered up after approximately
200 ns have elapsed from the falling edge of CS. When the
partial power-up time has elapsed, the ADC is fully powered
up, and the input signal is acquired properly. The quiet time,
tQUIET, must still be allowed from the point where the bus goes
back into three-state after the dummy conversion to the next
falling edge of CS.
To power up from full power-down mode, approximately 6 ms
should be allowed from the falling edge of CS, shown in
as tPOWER-UP2.
Note that during power-up from partial power-down mode, the
track-and-hold, which is in hold mode while the part is powered
down, returns to track mode after the first SCLK edge that the
part receives after the falling edge of CS.
When power supplies are first applied to the AD7356, the ADC
can power up in either of the power-down modes or in normal
mode. Because of this, it is best to allow a dummy cycle to elapse
to ensure that the part is fully powered up before attempting a
valid conversion. Likewise, if the part is to be kept in partial
power-down mode immediately after the supplies are applied,
then two dummy cycles must be initiated. The first dummy
cycle must hold CS low until after the 10th SCLK falling edge; in
the second cycle, CS must be brought high between the second
and 10th SCLK falling edges (see
).
Alternatively, if the part is to be placed into full power-down
mode when the supplies are applied, three dummy cycles must
be initiated. The first dummy cycle must hold CS low until after
the 10th SCLK falling edge; the second and third dummy cycles
place the part into full power-down mode (see
and
the
section).
POWER vs. THROUGHPUT RATE
The power consumption of the AD7356 varies with the
throughput rate. When using very slow throughput rates
and as fast an SCLK frequency as possible, the various power-
down options can be used to make significant power savings.
However, the AD7356 quiescent current is low enough that
even without using the power-down options, there is a noticeable
variation in power consumption with sampling rate. This is true
whether a fixed SCLK value is used or it is scaled with the
sampling rate. Figure 29 shows a plot of power vs. throughput rate
when operating in normal mode for a fixed maximum SCLK
frequency and a SCLK frequency that scales with the sampling
rate. The internal reference was used for Figure 29.
10
14
18
22
26
30
34
38
0
1000
2000
5000
3000
4000
P
O
WE
R
(
m
W)
THROUGHPUT (kSPS)
065
05
-030
80MHz SCLK
VARIABLE SCLK
Figure 29. Power vs. Throughput Rate
相關(guān)PDF資料
PDF描述
SP232EEN-L/TR IC DVR/RCVR RS232 5V SGL 16NSOIC
CS3102A-24-59P CONN RCPT 14POS BOX MNT W/PINS
15180-7SG-331 CONN JACK 7POS CABLE SKT
AD7853ARZ-REEL IC ADC 12BIT SRL 200KSPS 24SOIC
MS27468T15A19S CONN RCPT 19POS JAM NUT W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7357 制造商:AD 制造商全稱:Analog Devices 功能描述:Differential Input, Dual, Simultaneous Sampling, 4.2 MSPS, 14-Bit, SAR ADC
AD7357_08 制造商:AD 制造商全稱:Analog Devices 功能描述:Differential Input, Dual, Simultaneous Sampling, 4.2 MSPS, 14-Bit, SAR ADC
AD7357_09 制造商:AD 制造商全稱:Analog Devices 功能描述:Differential Input, Dual, Simultaneous Sampling, 4.2 MSPS, 14-Bit, SAR ADC
AD7357BCPZ 功能描述:14 Bit Analog to Digital Converter 2 Input 2 SAR 18-LFCSP-WQ (5x4) 制造商:analog devices inc. 系列:- 包裝:托盤 零件狀態(tài):有效 位數(shù):14 采樣率(每秒):4.2M 輸入數(shù):2 輸入類型:差分 數(shù)據(jù)接口:SPI,DSP 配置:S/H-ADC 無線電 - S/H:ADC:1:1 A/D 轉(zhuǎn)換器數(shù):2 架構(gòu):SAR 參考類型:外部, 內(nèi)部 電壓 - 電源,模擬:2.25 V ~ 2.75 V 電壓 - 電源,數(shù)字:2.25 V ~ 2.75 V 特性:同步采樣 工作溫度:-40°C ~ 85°C 封裝/外殼:18-WQFN 裸露焊盤,CSP 供應(yīng)商器件封裝:18-LFCSP-WQ(5x4) 標(biāo)準(zhǔn)包裝:1
AD7357BCPZ-RL 功能描述:14 Bit Analog to Digital Converter 2 Input 2 SAR 18-LFCSP-WQ (5x4) 制造商:analog devices inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):有效 位數(shù):14 采樣率(每秒):4.2M 輸入數(shù):2 輸入類型:差分 數(shù)據(jù)接口:SPI,DSP 配置:S/H-ADC 無線電 - S/H:ADC:1:1 A/D 轉(zhuǎn)換器數(shù):2 架構(gòu):SAR 參考類型:外部, 內(nèi)部 電壓 - 電源,模擬:2.25 V ~ 2.75 V 電壓 - 電源,數(shù)字:2.25 V ~ 2.75 V 特性:同步采樣 工作溫度:-40°C ~ 85°C 封裝/外殼:18-WQFN 裸露焊盤,CSP 供應(yīng)商器件封裝:18-LFCSP-WQ(5x4) 標(biāo)準(zhǔn)包裝:5,000