參數(shù)資料
型號: XC9536-15VQ44C
廠商: Xilinx Inc
文件頁數(shù): 1/8頁
文件大?。?/td> 0K
描述: IC CPLD 36 MACROCELL 44-VQFP
產(chǎn)品變化通告: Product Discontinuation 26/Oct/2011
標準包裝: 160
系列: XC9500
可編程類型: 系統(tǒng)內(nèi)可編程(最少 10,000 次編程/擦除循環(huán))
最大延遲時間 tpd(1): 15.0ns
電壓電源 - 內(nèi)部: 4.75 V ~ 5.25 V
邏輯元件/邏輯塊數(shù)目: 2
宏單元數(shù): 36
門數(shù): 800
輸入/輸出數(shù): 34
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 44-TQFP
供應商設備封裝: 44-VQFP(10x10)
包裝: 托盤
其它名稱: 122-1168
DS064 (v7.0) May 17, 2013
1
Product Specification
1998, 2003-2006, 2013 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
– PRODUCT OBSOLETE / UNDER OBSOLESCENCE –
Features
5 ns pin-to-pin logic delays on all pins
fCNT to 100 MHz
36 macrocells with 800 usable gates
Up to 34 user I/O pins
5V in-system programmable
-
Endurance of 10,000 program/erase cycles
-
Program/erase over full commercial voltage and
temperature range
Enhanced pin-locking architecture
Flexible 36V18 Function Block
-
90 product terms drive any or all of 18 macrocells
within Function Block
-
Global and product term clocks, output enables,
set and reset signals
Extensive IEEE Std 1149.1 boundary-scan (JTAG)
support
Programmable power reduction mode in each
macrocell
Slew rate control on individual outputs
User programmable ground pin capability
Extended pattern security features for design
protection
High-drive 24 mA outputs
3.3V or 5V I/O capability
Advanced CMOS 5V FastFLASH technology
Supports parallel programming of more than one
XC9500 concurrently
Available in 44-pin PLCC, 44-pin VQFP, 48-pin CSP
packages
Description
The XC9536 is a high-performance CPLD providing
advanced in-system programming and test capabilities for
general purpose logic integration. It is comprised of eight
36V18 Function Blocks, providing 800 usable gates with
propagation delays of 5 ns. See Figure 2 for the architecture
overview.
Power Management
Power dissipation can be reduced in the XC9536 by config-
uring macrocells to standard or low-power modes of opera-
tion. Unused macrocells are turned off to minimize power
dissipation.
Operating current for each design can be approximated for
specific operating conditions using the following equation:
ICC (mA) = MCHP (1.7) + MCLP (0.9) + MC (0.006 mA/MHz) f
Where:
MCHP = Macrocells in high-performance mode
MCLP = Macrocells in low-power mode
MC = Total number of macrocells used
f = Clock frequency (MHz)
Figure 1 shows a typical calculation for the XC9536 device.
0
XC9536 In-System
Programmable CPLD
DS064 (v7.0) May 17, 2013
05
Product Specification
R
Figure 1: Typical ICC vs. Frequency for XC9536
Clock Frequency (MHz)
Typical
I
CC
(mA)
050
(50)
(30)
(83)
(50)
100
High Performance
Low Power
DS064_01_110101
相關(guān)PDF資料
PDF描述
M5LV-512/256-6SAC IC CPLD 512MC 256I/O 352SBGA
VI-BTL-CW-B1 CONVERTER MOD DC/DC 28V 100W
TAJC107M006RNJ CAP TANT 100UF 6.3V 20% 2312
M5-512/256-7SAI IC CPLD ISP 512MC 256IO 352SBGA
MIC5265-3.1YD5 IC REG LDO 3.1V .15A TSOT23-5
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC9536-15VQ44C0168 制造商:Xilinx 功能描述:
XC9536-15VQ44C0262 制造商:Xilinx 功能描述:
XC9536-15VQ44C0577 制造商:Xilinx 功能描述:
XC9536-15VQ44C0586 制造商:Xilinx 功能描述:
XC9536-15VQ44C0587 制造商:Xilinx 功能描述: