參數(shù)資料
型號: W3EG2128M72AFSR265AD3MG
廠商: MICROSEMI CORP-PMG MICROELECTRONICS
元件分類: DRAM
英文描述: 256M X 72 DDR DRAM MODULE, 0.75 ns, DMA184
封裝: ROHS COMPLIANT, DIMM-184
文件頁數(shù): 11/13頁
文件大?。?/td> 332K
代理商: W3EG2128M72AFSR265AD3MG
W3EG2128M72AFSR-D3
-AD3
7
White Electronic Designs
January 2007
Rev. 4
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND
RECOMMENDED AC OPERATING CONDITIONS
DDR400: VCC = VCCQ = +2.6V ± 0.1V; DDR333, 266: VCC = VCCQ = +2.5V ± 0.2V
AC Characteristics
403
335
262
265
Parameter
Symbol
Min
Max
Min
Max
Min
Max
Min
Max
Units
Notes
Access window of DQs from CK, CK#
tAC
-0.70
+0.70
-0.70
+0.70
-0.75
+0.75
-0.75
+0.75
ns
CK high-level width
tCH
0.45
0.55
0.45
0.55
0.45
0.55
0.45
0.55
tCK
16
CK low-level width
tCL
0.45
0.55
0.45
0.55
0.45
0.55
0.45
0.55
tCK
16
Clock cycle time
CL=3
tCK (3)
5
7.5
6
13
7.5
13
7.5
13
ns
22
CL=2.5 tCK (2.5)
6
12
6
12
7.5
12
7.5
12
ns
22
CL=2
tCK (2)
7.5
12
7.5
12
7.5
12
10
12
ns
22
DQ and DM input hold time relative to DQS
tDH
0.40
0.45
0.5
ns
14,17
DQ and DM input setup time relative to DQS
tDS
0.40
0.45
0.5
ns
14,17
DQ and DM input pulse width (for each input)
tDIPW
1.75
ns
17
Access window of DQS from CK, CK#
tDQSCK
-0.60
+0.60
-0.60
+0.60
-0.75
+0.75
-0.75
+0.75
ns
DQS input high pulse width
tDQSH
0.35
tCK
DQS input low pulse width
tDQSL
0.35
tCK
DQS-DQ skew, DQS to last DQ valid, per group,
per access
tDQSQ
0.40
0.45
0.5
ns
13,14
Write command to rst DQS latching transition
tDQSS
0.72
1.28
0.75
1.25
0.75
1.25
0.75
1.25
tCK
DQS falling edge to CK rising - setup time
tDSS
0.2
tCK
DQS falling edge from CK rising - hold time
tDSH
0.2
tCK
Half clock period
tHP
tCH, tCL
ns
18
Data-out high-impedance window from CK, CK#
tHZ
+0.70
+0.75
ns
8,19
Data-out low-impedance window from CK, CK#
tLZ
-0.70
-0.75
ns
8,20
Address and control input hold time
(slew rate >/ =.5V/ns)
tIHf
0.60
0.75
0.90
ns
6
Address and control input set-up time
(slew rate >/ =.5V/ns)
tISf
0.60
0.75
0.90
ns
6
Address and control input hold time (slow slew rate)
tIHs
N/A
0.80
1
ns
6
Address and control input setup time (slow slew rate)
tISs
N/A
0.80
1
ns
6
Address and control input pulse width (for each input)
tIPW
2.2
ns
LOAD MODE REGISTER command cycle time
tMRD
10
12
15
ns
DQ-DQS hold, DQS to rst DQ to go non-valid, per
access
tQH
tHP-tQHS
ns
13,14
Data hold skew factor
tQHS
0.55
0.75
ns
ACTIVE to PRECHARGE command
tRAS
40
70,000
42
70,000
40
120,000
40
120,000
ns
15
ACTIVE to READ with Auto precharge command
tRAP
15
ns
Note:
These parameters serve to support both
SAMSUNG and MICRON components based modules.
Continued on next page
相關(guān)PDF資料
PDF描述
W3EG72128S202D3S 128M X 72 DDR DRAM MODULE, 0.75 ns, DMA184
W3EG7232S265BD4-M 32M X 72 DDR DRAM MODULE, 0.75 ns, DMA200
W7NCF02GH10CSA9HM1G FLASH 3.3V PROM MODULE, XMA50
W7NCF02GH10IS5BM1G FLASH 3.3V PROM MODULE, XMA50
W7NCF02GH10IS7DM1G FLASH 3.3V PROM MODULE, XMA50
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W3EG2128M72AFSR265AD3XG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR SDRAM REGISTERED ECC, w/PLL, FBGA
W3EG2128M72AFSR265D3XG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR SDRAM REGISTERED ECC, w/PLL, FBGA
W3EG2128M72AFSR335AD3XG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR SDRAM REGISTERED ECC, w/PLL, FBGA
W3EG2128M72AFSR403AD3XG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR SDRAM REGISTERED ECC, w/PLL, FBGA
W3EG2128M72AFSR-AD3 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR SDRAM REGISTERED ECC, w/PLL, FBGA