
APPENDIX B LIST OF CAUTIONS
User’s Manual U18432EJ5V0UD
924
(12/35)
Chapter
Cl
assi
fi
cati
on
Function
Details of
Function
Cautions
Page
Set a decimal value of 00 to 23, 01 to 12, or 21 to 32 to this register in BCD code. If a
value outside the range is set, the alarm is not detected.
p.346
ALARMWH:
Alarm hour
register
Bit 5 (WH20) of ALARMWH indicates AM(0)/PM(1) if AMPM = 0 (if the 12-hour
system is selected).
p.346
Reading/writing
real-time counter
Complete the series of operations of setting RWAIT to 1 to clearing RWAIT to 0 within
1 second.
pp.350,
351
Chapter
8
Soft
Real-time
counter
1, 512 Hz and
32.768, 16.384
kHz outputs of
real-time counter
First set RTCEN to 1, while oscillation of the subsystem clock (fSUB) is stable.
p.353
If a value other than “ACH” is written to WDTE, an internal reset signal is generated.
p.361
If a 1-bit memory manipulation instruction is executed for WDTE, an internal reset
signal is generated.
p.361
WDTE:
Watchdog timer
enable register
The value read from WDTE is 9AH/1AH (this differs from the written value (ACH)).
p.361
When data is written to WDTE for the first time after reset release, the watchdog timer
is cleared in any timing regardless of the window open time, as long as the register is
written before the overflow time, and the watchdog timer starts counting again.
p.362
If the watchdog timer is cleared by writing “ACH” to WDTE, the actual overflow time
may be different from the overflow time set by the option byte by up to 2/fIL seconds.
p.362
The watchdog timer can be cleared immediately before the count value overflows.
p.362
The operation of the watchdog timer in the HALT and STOP modes differs as follows
depending on the set value of bit 0 (WDSTBYON) of the option byte (000C0H). (See
the table on page 361.)
If WDSTBYON = 0, the watchdog timer resumes counting after the HALT or STOP
mode is released. At this time, the counter is cleared to 0 and counting starts. When
operating with the X1 oscillation clock after releasing the STOP mode, the CPU starts
operating after the oscillation stabilization time has elapsed.
Therefore, if the period between the STOP mode release and the watchdog timer
overflow is short, an overflow occurs during the oscillation stabilization time, causing
a reset.
Consequently, set the overflow time in consideration of the oscillation stabilization
time when operating with the X1 oscillation clock and when the watchdog timer is to
be cleared after the STOP mode release by an interval interrupt.
p.363
Controlling
operation
The watchdog timer continues its operation during self-programming of the flash
memory and EEPROM emulation. During processing, the interrupt acknowledge time
is delayed. Set the overflow time and window size taking this delay into
consideration.
p.363
Setting overflow
time
The watchdog timer continues its operation during self-programming of the flash
memory and EEPROM emulation. During processing, the interrupt acknowledge time
is delayed.
Set the overflow time and window size taking this delay into
consideration.
p.363
When data is written to WDTE for the first time after reset release, the watchdog
timer is cleared in any timing regardless of the window open time, as long as the
register is written before the overflow time, and the watchdog timer starts counting
again.
p.364
Chapter
9
Soft
Watchdog
timer
Setting window
open period
The watchdog timer continues its operation during self-programming of the flash
memory and EEPROM emulation.
During processing, the interrupt acknowledge
time is delayed.
Set the overflow time and window size taking this delay into
consideration.
p.364