Variable Resolution
8- and 12-Bit Conversion
Conversion Clock and Conversion Time
SBAS406B – JUNE 2008 – REVISED MARCH 2009.......................................................................................................................................................... www.ti.com
PD0 and PD1—The power-down bits select the power-down mode that the TSC2008 will be in after the current
It is recommended to set PD0 = '0' in each command byte to get the lowest power consumption possible. If
multiple X-, Y-, and Z-position measurements are performed sequentially (such as when averaging),
PD0 = '1' leaves the touch screen drivers on at the end of each conversion cycle.
Table 5. Power-Down and Internal Reference Selection
PD1
PD0
PENIRQ
DESCRIPTION
Power-Down Between Conversions. When each conversion is finished, the
converter enters a low-power mode. At the start of the next conversion, the
0
Enabled
device instantly powers up to full power. There is no need for additional delays to
ensure full operation, and the very first conversion is valid. The Y– switch is on
when in power-down.
0
1
Disabled
A/D converter on. PENIRQ disabled.
1
0
Enabled
A/D converter off. PENIRQ enabled.
1
Disabled
A/D converter on. PENIRQ disabled.
The TSC2008 provides either 8-bit or 12-bit resolution for the A/D converter. Lower resolution is often practical
for measuring slow changing signals such as touch pressure. Performing the conversions at lower resolution
reduces the amount of time it takes for the A/D converter to complete its conversion process, which also lowers
power consumption.
The TSC2008 provides both 12-bit or 8-bit conversion modes.
The 12-bit conversion mode can be done in 24 SCLKs per cycle or 16 SCLKs per cycle timing; see
Figure 30and
Figure 31 for details. The 8-bit conversion can be done in 24 SCLKs per cycle (although this mode is
unlikely to be selected), 16 SCLKs per cycle, or even 8 SCLKs per cycle (when adjusted SDO timing is selected);
The 8-bit mode can be used when faster throughput is needed and the digital result is not as critical. By
switching to the 8-bit conversion mode, a conversion is complete four internal conversion clock cycles earlier and
also takes less time to transfer the result. The internal conversion clock runs at twice the speed (4MHz typical)
than the 12-bit conversion mode. This faster conversion and transfer saves power.
The TSC2008 contains an internal clock that drives the state machines that perform the many functions of the
device. This clock is divided down to provide a clock that runs the A/D converter. The 8-bit ADC mode uses a
4MHz clock and the 12-bit ADC mode uses a 2MHz clock. The actual frequency of this internal clock is slower
than the name suggests, and varies with the supply voltage.
22
Copyright 2008–2009, Texas Instruments Incorporated