參數(shù)資料
型號: TMS320C6727BGDH275
廠商: Texas Instruments, Inc.
元件分類: 數(shù)字信號處理
英文描述: Floating-Point Digital Signal Processors
中文描述: 浮點數(shù)字信號處理器
文件頁數(shù): 71/114頁
文件大?。?/td> 1030K
代理商: TMS320C6727BGDH275
www.ti.com
4.13.1 McASP Peripheral Registers Description(s)
TMS320C6727B, TMS320C6726B, TMS320C6722B, TMS320C6720
Floating-Point Digital Signal Processors
SPRS370–SEPTEMBER 2006
Table 4-20
is a list of the McASP registers. For more information about these registers, see the
TMS320C672x DSP Multichannel Audio Serial Port (McASP) Reference Guide
(literature number
SPRU878).
Table 4-20. McASP Registers Accessed Through Peripheral Configuration Bus
McASP0
BYTE
ADDRESS
McASP1
BYTE
ADDRESS
McASP2
BYTE
ADDRESS
Device-Level Configuration Registers Controlling McASP
0x4000 0020
CFGMCASPx
McASP Internal Registers
0x4600 0000
PID
0x4600 0004
PWRDEMU
0x4600 0010
PFUNC
0x4600 0014
PDIR
0x4600 0018
PDOUT
0x4600 001C
PDIN (reads)
PDSET (writes)
REGISTER
NAME
DESCRIPTION
0x4000 0018
0x4000 001C
Selects the peripheral pin to be used as AMUTEINx
0x4400 0000
0x4400 0004
0x4400 0010
0x4400 0014
0x4400 0018
0x4400 001C
0x4500 0000
0x4500 0004
0x4500 0010
0x4500 0014
0x4500 0018
0x4500 001C
Peripheral identification register
Power down and emulation management register
Pin function register
Pin direction register
Pin data output register
Read returns: Pin data input register
Writes affect: Pin data set register
(alternate write address: PDOUT)
Pin data clear register (alternate write address: PDOUT)
Global control register
Audio mute control register
Digital loopback control register
DIT mode control register
Receiver global control register: Alias of GBLCTL, only
receive bits are affected - allows receiver to be reset
independently from transmitter
Receive format unit bit mask register
Receive bit stream format register
Receive frame sync control register
Receive clock control register
Receive high-frequency clock control register
Receive TDM time slot 0-31 register
Receiver interrupt control register
Receiver status register
Current receive TDM time slot register
Receive clock check control register
Receiver DMA event control register
Transmitter global control register. Alias of GBLCTL, only
transmit bits are affected - allows transmitter to be reset
independently from receiver
Transmit format unit bit mask register
Transmit bit stream format register
Transmit frame sync control register
Transmit clock control register
Transmit high-frequency clock control register
Transmit TDM time slot 0-31 register
Transmitter interrupt control register
Transmitter status register
Current transmit TDM time slot register
0x4400 0020
0x4400 0044
0x4400 0048
0x4400 004C
0x4400 0050
0x4400 0060
0x4500 0020
0x4500 0044
0x4500 0048
0x4500 004C
0x4500 0050
0x4500 0060
0x4600 0020
0x4600 0044
0x4600 0048
0x4600 004C
0x4600 0050
0x4600 0060
PDCLR
GBLCTL
AMUTE
DLBCTL
DITCTL
RGBLCTL
0x4400 0064
0x4400 0068
0x4400 006C
0x4400 0070
0x4400 0074
0x4400 0078
0x4400 007C
0x4400 0080
0x4400 0084
0x4400 0088
0x4400 008C
0x4400 00AC
0x4500 0064
0x4500 0068
0x4500 006C
0x4500 0070
0x4500 0074
0x4500 0078
0x4500 007C
0x4500 0080
0x4500 0084
0x4500 0088
0x4500 008C
0x4500 00AC
0x4600 0064
0x4600 0068
0x4600 006C
0x4600 0070
0x4600 0074
0x4600 0078
0x4600 007C
0x4600 0080
0x4600 0084
0x4600 0088
0x4600 008C
0x4600 00AC
RMASK
RFMT
AFSRCTL
ACLKRCTL
AHCLKRCTL
RTDM
RINTCTL
RSTAT
RSLOT
RCLKCHK
REVTCTL
XGBLCTL
0x4400 00A4
0x4400 00A8
0x4400 00AC
0x4400 00B0
0x4400 00B4
0x4400 00B8
0x4400 00BC
0x4400 00C0
0x4400 00C4
0x4500 00A4
0x4500 00A8
0x4500 00AC
0x4500 00B0
0x4500 00B4
0x4500 00B8
0x4500 00BC
0x4500 00C0
0x4500 00C4
0x4600 00A4
0x4600 00A8
0x4600 00AC
0x4600 00B0
0x4600 00B4
0x4600 00B8
0x4600 00BC
0x4600 00C0
0x4600 00C4
XMASK
XFMT
AFSXCTL
ACLKXCTL
AHCLKXCTL
XTDM
XINTCTL
XSTAT
XSLOT
Submit Documentation Feedback
Peripheral and Electrical Specifications
71
相關(guān)PDF資料
PDF描述
TMS320F28044GGMA Digital Signal Processor
TMS320F28044GGMQ Digital Signal Processor
TMS320F28044GGMS Digital Signal Processor
TMS320F28044PZQ Digital Signal Processor
TMS320LC545 Digital Signal Processors(20/25ns指令周期, 高性能,大并行度,特殊指令集可有效實現(xiàn)多種復(fù)雜算法及應(yīng)用的DSP)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TMS320C6727BGDH300 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC Floating-Point DSP RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
TMS320C6727BGDH350 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC Floating-Point DSP RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
TMS320C6727BZDH250 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC Floating-Pt Dig RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
TMS320C6727BZDH275 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC Floating-Point DSP RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
TMS320C6727BZDH300 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC Floating-Point DSP RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT