參數(shù)資料
型號(hào): SY604JCTR
廠商: MICREL INC
元件分類: 模擬信號(hào)調(diào)理
英文描述: 125MHz TRIGGER PROGRAMMABLE TIMING EDGE VERNIER
中文描述: SPECIALTY ANALOG CIRCUIT, PQCC28
封裝: PLASTIC, LCC-28
文件頁(yè)數(shù): 2/8頁(yè)
文件大小: 78K
代理商: SY604JCTR
2
SY604
Micrel
D0 – D7
Data input pins (ECL compatible). On the rising edge of TRIG,
a ramp is initiated whereupon D0-D7 are latched into the
device. D0 is the LSB. These inputs specify the amount of
delay from the rising edge of TRIG to the output pulse.
CE
Chip enable input (ECL compatible). CE must be a logical
zero on the rising edge of TRIG to enable the device to
respond to the trigger. If CE is floating, the trigger will always
be enabled.
TRIG, TRIG
Differential trigger inputs (ECL compatible). The rising edge
of TRIG is used to trigger the delay cycle if CE is a logical zero.
If CE is a logical one, no operation occurs. It is recommended
that triggering be performed with differential inputs.
PIN DESCRIPTION
OUT, OUT
Differential outputs (ECL compatible).
IEXT
Current reference pin. The amount of current sourced into this
pin determines the span of output delay. The voltage at IEXT
is typically
1.25V.
COMP1, COMP2
Compensation pins. A 0.1
μ
F ceramic capacitor must be
connected between COMP1 and V
EE0
, and COMP2 and V
EE0
(see Figure 3).
V
EE
Device power. All V
EE
pins must be connected.
V
CC
Device ground. All V
CC
pins must be connected together.
V
BB
A
1.36V (typical) output.
FUNCTIONAL DESCRIPTION
The output pulse generation cycle begins with the arrival of
TRIG shown in
Figure 1
. When TRIG transitions to a high and
CE is low, the values on D0 - D7 are latched, thereby setting
the DAC values. Simultaneously with the latching of D0 - D7,
the linear ramp generator is enabled.
Figure 1.
When the ramp level reaches that of the DAC, the
comparator initiates the pulse generator to produce an output
pulse of fixed width. The generation of an output pulse resets
the ramp and the cycle is ready to begin again.
CE
TRIG
OUT
D0 - D7
DATA
相關(guān)PDF資料
PDF描述
SY605 125MHz WRITE PROGRAMMABLE TIMING EDGE VERNIER
SY605JC 125MHz WRITE PROGRAMMABLE TIMING EDGE VERNIER
SY605JCTR 125MHz WRITE PROGRAMMABLE TIMING EDGE VERNIER
SY69754AL 3.3V, 622Mbps Clock and Data Recovery
SY69754ALHG 3.3V, 622Mbps Clock and Data Recovery
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SY604JZ 功能描述:延遲線/計(jì)時(shí)元素 125MHz Trigger Programmable Timing Edge Vernier (Lead Free) RoHS:否 制造商:Micrel 功能:Active Programmable Delay Line 傳播延遲時(shí)間:1000 ps 工作溫度范圍: 封裝 / 箱體:QFN-24 封裝:Tube
SY604JZ TR 功能描述:延遲線/計(jì)時(shí)元素 125MHz Trigger Programmable Timing Edge Vernier (Lead Free) RoHS:否 制造商:Micrel 功能:Active Programmable Delay Line 傳播延遲時(shí)間:1000 ps 工作溫度范圍: 封裝 / 箱體:QFN-24 封裝:Tube
SY605 制造商:MICREL 制造商全稱:Micrel Semiconductor 功能描述:125MHz WRITE PROGRAMMABLE TIMING EDGE VERNIER
SY605JC 功能描述:IC DELAY LINE 255TAP 28-PLCC RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 延遲線 系列:- 標(biāo)準(zhǔn)包裝:2,500 系列:- 標(biāo)片/步級(jí)數(shù):- 功能:多個(gè),不可編程 延遲到第一抽頭:10ns 接頭增量:- 可用的總延遲:10ns 獨(dú)立延遲數(shù):4 電源電壓:4.75 V ~ 5.25 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:14-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:14-SOIC 包裝:帶卷 (TR)
SY605JC TR 功能描述:IC DELAY LINE 255TAP 28-PLCC RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 延遲線 系列:- 標(biāo)準(zhǔn)包裝:2,500 系列:- 標(biāo)片/步級(jí)數(shù):- 功能:多個(gè),不可編程 延遲到第一抽頭:10ns 接頭增量:- 可用的總延遲:10ns 獨(dú)立延遲數(shù):4 電源電壓:4.75 V ~ 5.25 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:14-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:14-SOIC 包裝:帶卷 (TR)