<rp id="m3wf2"><form id="m3wf2"></form></rp><button id="m3wf2"><thead id="m3wf2"><s id="m3wf2"></s></thead></button>
<form id="m3wf2"></form>
  • <var id="m3wf2"><input id="m3wf2"><output id="m3wf2"></output></input></var>
    <menuitem id="m3wf2"><center id="m3wf2"></center></menuitem>
  • 參數(shù)資料
    型號(hào): PIC16C55-RCE/SP
    廠商: Microchip Technology
    文件頁(yè)數(shù): 41/194頁(yè)
    文件大?。?/td> 0K
    描述: IC MCU OTP 512X12 28DIP
    標(biāo)準(zhǔn)包裝: 15
    系列: PIC® 16C
    核心處理器: PIC
    芯體尺寸: 8-位
    速度: 4MHz
    外圍設(shè)備: POR,WDT
    輸入/輸出數(shù): 20
    程序存儲(chǔ)器容量: 768B(512 x 12)
    程序存儲(chǔ)器類型: OTP
    RAM 容量: 24 x 8
    電壓 - 電源 (Vcc/Vdd): 3.25 V ~ 6 V
    振蕩器型: 外部
    工作溫度: -40°C ~ 125°C
    封裝/外殼: 28-DIP(0.300",7.62mm)
    包裝: 管件
    第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)當(dāng)前第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)第175頁(yè)第176頁(yè)第177頁(yè)第178頁(yè)第179頁(yè)第180頁(yè)第181頁(yè)第182頁(yè)第183頁(yè)第184頁(yè)第185頁(yè)第186頁(yè)第187頁(yè)第188頁(yè)第189頁(yè)第190頁(yè)第191頁(yè)第192頁(yè)第193頁(yè)第194頁(yè)
    PIC18F2450/4450
    2006 Microchip Technology Inc.
    Advance Information
    DS39760A-page 133
    TABLE 14-1:
    DIFFERENTIAL OUTPUTS TO
    TRANSCEIVER
    TABLE 14-2:
    SINGLE-ENDED INPUTS
    FROM TRANSCEIVER
    The UOE signal toggles the state of the external
    transceiver. This line is pulled low by the device to
    enable the transmission of data from the SIE to an
    external device.
    14.2.2.3
    Pull-up Resistors
    The PIC18F2450/4450 devices require an external pull-
    up resistor to meet the requirements for low-speed and
    full-speed USB. Either an external 3.3V supply or the
    VUSB pin may be used to pull up D+ or D-. The pull-up
    resistor must be 1.5 k
    Ω (±5%) as required by the USB
    specifications. Figure 14-3 shows an example with the
    VUSB pin.
    FIGURE 14-3:
    EXTERNAL CIRCUITRY
    14.2.2.4
    Ping-Pong Buffer Configuration
    The usage of ping-pong buffers is configured using the
    PPB1:PPB0 bits. Refer to Section 14.4.4 “Ping-Pong
    Buffering” for a complete explanation of the ping-pong
    buffers.
    14.2.2.5
    USB Output Enable Monitor
    The USB OE monitor provides indication as to whether
    the SIE is listening to the bus or actively driving the bus.
    This is enabled by default when using an external
    transceiver or when UCFG<6> = 1.
    The USB OE monitoring is useful for initial system
    debugging, as well as scope triggering during eye
    pattern generation tests.
    14.2.2.6
    Eye Pattern Test Enable
    An automatic eye pattern test can be generated by the
    module when the UCFG<7> bit is set. The eye pattern
    output will be observable based on module settings,
    meaning that the user is first responsible for configuring
    the SIE clock settings, pull-up resistor and Transceiver
    mode. In addition, the module has to be enabled.
    Once UTEYE is set, the module emulates a switch from
    a receive to transmit state and will start transmitting a
    J-K-J-K bit sequence (K-J-K-J for full speed). The
    sequence will be repeated indefinitely while the Eye
    Pattern Test mode is enabled.
    Note that this bit should never be set while the module
    is connected to an actual USB system. This test mode
    is intended for board verification to aid with USB
    certification tests. It is intended to show a system
    developer the noise integrity of the USB signals which
    can
    be
    affected
    by
    board
    traces,
    impedance
    mismatches
    and
    proximity
    to
    other
    system
    components. It does not properly test the transition
    from a receive to a transmit state. Although the eye
    pattern is not meant to replace the more complex USB
    certification test, it should aid during first order system
    debugging.
    14.2.2.7
    Internal Regulator
    The PIC18F2450/4450 devices have a built-in 3.3V
    regulator to provide power to the internal transceiver and
    provide a source for the external pull-ups. An external
    220 nF (±20%) capacitor is required for stability.
    The regulator is enabled by default and can be disabled
    through the VREGEN Configuration bit. When enabled,
    the voltage is visible on pin VUSB. When the regulator
    is disabled, a 3.3V source must be provided through
    the VUSB pin for the internal transceiver. If the internal
    transceiver is disabled, VUSB is not used.
    VPO
    VMO
    Bus State
    00
    Single-Ended Zero
    01
    Differential ‘0’
    10
    Differential ‘1’
    11
    Illegal Condition
    VP
    VM
    Bus State
    00
    Single-Ended Zero
    01
    Low Speed
    10
    High Speed
    11
    Error
    PIC
    Microcontroller
    Host
    Controller/HUB
    VUSB
    D+
    D-
    Note:
    The above setting shows a typical connection
    for a full-speed configuration using an on-chip
    regulator and an external pull-up resistor.
    1.5 k
    Ω
    Note:
    The drive from VUSB is sufficient to only
    drive an external pull-up in addition to the
    internal transceiver.
    Note 1: Do not enable the internal regulator if an
    external regulator is connected to VUSB.
    2: VDD must be greater than VUSB at all
    times, even with the regulator disabled.
    相關(guān)PDF資料
    PDF描述
    PIC16C55-RCE/SO IC MCU OTP 512X12 28SOIC
    PIC16C55-LPE/SS IC MCU OTP 512X12 28SSOP
    PIC16C55-LPE/SP IC MCU OTP 512X12 28DIP
    PIC16C55-LPE/SO IC MCU OTP 512X12 28SOIC
    PIC16C55-LPE/P IC MCU OTP 512X12 28DIP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    PIC16C55-RCI/P 功能描述:8位微控制器 -MCU .75KB 24 RAM 20 I/O RC IndTemp PDIP28 RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
    PIC16C55-RCI/SO 功能描述:8位微控制器 -MCU .75KB 24 RAM 20 I/O RC IndTemp SOIC28 RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
    PIC16C55-RCI/SP 功能描述:8位微控制器 -MCU .75KB 24 RAM 20 I/O RC IndTemp SPDIP28 RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
    PIC16C55-RCI/SS 功能描述:8位微控制器 -MCU .75KB 24 RAM 20 I/O RC IndTemp SSOP28 RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
    PIC16C55T-10/SO 功能描述:8位微控制器 -MCU .75KB 24 RAM 20 I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT