參數(shù)資料
型號: PDSP16256MC
廠商: Mitel Networks Corporation
英文描述: Programmable FIR Filter
中文描述: 可編程FIR濾波器
文件頁數(shù): 15/28頁
文件大小: 423K
代理商: PDSP16256MC
PDSP16256
15
When the filter length is less than the maximum, the
PDSP16256 will only transfer the correct number of
coefficients, and one or more significant address bits
will remain low. Sufficient coefficients are always loaded
to allow for a possible Bank Swap to occur, and the
EPROM allocation must allow for this even if the
feature is not to be used. Table 5 shows the number of
coefficients loaded for each of the modes.
If several devices are cascaded, only one device
assumes the role of the Master by having its
EPROM
pin
grounded. It produces a
WEN
signal for the other de-
vices, plus four higher order address outputs on C15:12,
see Fig. 16. The extra address bits on C15:12 define
separate areas of EPROM, containing coefficients for
up to fifteen additional devices. The least significant
block of memory must always be allocated to the
Master device. The additional devices need not in
practice be all part of the same cascaded chain, but
can consist of several independent filters. They must,
however, all havetheir
BYTE
pins tied low. FRUN can
still be used to start these independent filters after all
the devices have been loaded. In this case, however,
each slave FEN pin should be driven by DFEN from the
master device.
When one EPROM is supplying information for several
devices, some means of selectively enabling each
additional device must be provided. This is achieved
by using the C11:8 pins on the slave devices as binary
coded inputs to define one to fifteen extra devices.
These coded inputs always correspond to the block
address used for the segment of EPROM allocated to
that device. Code ‘a(chǎn)ll zeros’ must not be used since the
Master device has implied use of the bottom segment.
This is necessary since the C11:8 pins are alterna-
tively used on the Master device to define the number
of devices supported by the EPROM.
In addition to providing the most significant addresses
to the EPROM, the C15:12 address outputs from the
master device must also drive the C15:12 inputs on the
slave devices. These C15:12 inputs are internally
compared to the C11:8 inputs to decide if that device
is currently to be loaded. This approach avoids the
need for external decoders and makes the
CS
input
redundant. This input, however, must be tied low on
every device in an EPROM supported system.
The Control Coefficient pin (CCS) is used to define
when the control register is to be loaded. It becomes an
output on the Master device which provides an EPROM
address bit next in significance above A7:0, and also
drives the CCS inputs on the slave devices. This output
is high for the first two EPROM transfers in order to
access the control information, and then remains low
whilst the coefficients are loaded. This control informa-
tion is thus not stored adjacent to the coefficients within
the EPROM, and in fact the EPROM must provide
twice the storage necessary to contain the coefficients
alone. All but two of the bytes in the additional half are
redundant. See Fig.17 for the EPROM memory map.
Figure. 17 EPROM Memory Map
NOTE:
The EPROM memory map assumes that, for the 32 and 64
coefficient per device options, the unused address pins are
unconnected. If all address pins are connected as shown in
Fig. 16 then the 128 coefficients per device memory map
column should be used. Only those coefficients required will be
read, hence the upper portions of the coefficient address space
will be ignored.
Table 5. Number of coefficients loaded
Control
Register
Number of
Coefficients
Loaded
14 13 12
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
32
64
64
128
128
128
128
Invalid Mode
1023
770
769
768
767
512
511
258
257
256
255
0
FILTER
COEFFICIENTS
NOT USED
CONTROL REG
511
386
385
384
383
256
255
130
129
128
127
0
255
194
193
192
191
128
127
66
65
64
63
0
NOT USED
CONTROL REG
FILTER
COEFFICIENTS
COEFFICIENTS
PER DEVICE
32
64
128
DEVICE 2
DEVICE 1
相關(guān)PDF資料
PDF描述
PDSP16318 MC Complex Accumulator(復雜累加器(由兩個獨立的20位加法器/減法器組成))
PDSP16318GC1R CAT5E PATCH CORD SNAGLESS, GREEN 100FT
PDSP16318MC PDSP16256GC1R
PDSP16318A PDSP16256GC1R
PDSP16318 Complex Accumulator(復雜累加器(由兩個獨立的20位加法器/減法器組成))
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PDSP16316AAC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
PDSP16316AC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
PDSP16316ALC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
PDSP16316LC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
PDSP16318 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:PDSP16256GC1R