![](http://datasheet.mmic.net.cn/370000/OR2T04A-2PS84_datasheet_16726875/OR2T04A-2PS84_155.png)
Data Sheet
June 1999
ORCA Series 2 FPGAs
Lucent Technologies Inc.
155
Timing Characteristics
(continued)
Notes:
The pin-to-pin timing parameters in this table should be used instead of results reported by ORCA Foundry.
This clock delay is for a fully routed clock tree that uses the primary clock network. It includes both the input buffer delay and the clock routing to
the PFU CLK input. The delay will be reduced if any of the clock branches are not used. The given Setup (delayed and no delay) and Hold
(delayed) timing allows the input clock pin to be located in any PIC on any side of the device, but direct I/O
→
FF routing must be used. The Hold
(no delay) timing assumes the clock pin is located at one of the four center PICs and direct I/O
→
FF routing is used. If it is not located at one of
the four center PICs, this delay must be increased by up to the following amounts: OR2T15B = 5.7%, OR2T40B = 12.5%.
Figure 64. Global Input to Clock Setup/Hold Time
Table 45B. OR2TxxB Global Input to Clock Setup/Hold Time (Pin-to-Pin)
OR2TxxB Commercial: V
DD
= 3.0 V to 3.6 V, 0 °C
≤
T
A
≤
70 °C; Industrial: V
DD
= 3.0 V to 3.6 V, –40 °C
≤
T
A
≤
+85 °C.
Description
(T
J
= all, V
DD
= all)
Device
Speed
Unit
-7
-8
Min
0.0
0.0
4.7
7.7
Max
—
—
—
—
Min
0.0
0.0
4.0
5.5
Max
—
—
—
—
Input to CLK (TTL/CMOS)
Setup Time (no delay)
Input to CLK (TTL/CMOS)
Setup Time (delayed)
Input to CLK (TTL/CMOS)
Hold Time (no delay)
OR2T15B
OR2T40B
OR2T15B
OR2T40B
ns
ns
ns
ns
ns
ns
OR2T15B
OR2T40B
1.6
1.4
0.0
0.0
—
—
—
—
1.4
1.3
0.0
0.0
—
—
—
—
Input to CLK (TTL/CMOS)
Hold Time (delayed)
OR2T15B
OR2T40B
ns
ns
Q
D
CLK
INPUT
5-4847(F)