參數資料
型號: MCHC11F1CFNE5
廠商: Freescale Semiconductor
文件頁數: 120/158頁
文件大小: 0K
描述: MCU 8BIT 1KRAM 512EE 68-PLCC
標準包裝: 18
系列: HC11
核心處理器: HC11
芯體尺寸: 8-位
速度: 5MHz
連通性: SCI,SPI
外圍設備: POR,WDT
輸入/輸出數: 30
程序存儲器類型: ROMless
EEPROM 大?。?/td> 512 x 8
RAM 容量: 1K x 8
電壓 - 電源 (Vcc/Vdd): 4.75 V ~ 5.25 V
數據轉換器: A/D 8x8b
振蕩器型: 內部
工作溫度: -40°C ~ 85°C
封裝/外殼: 68-LCC(J 形引線)
包裝: 管件
RESETS AND INTERRUPTS
MC68HC11F1
5-2
TECHNICAL DATA
5.1.3 Computer Operating Properly (COP) Reset
The MCU includes a COP system to help protect against software failures. When the
COP is enabled, the software is responsible for keeping a free-running watchdog timer
from timing out. When the software is no longer being executed in the intended se-
quence, a system reset is initiated.
The state of the NOCOP bit in the CONFIG register determines whether the COP sys-
tem is enabled or disabled. To change the enable status of the COP system, change
the contents of the CONFIG register and then perform a system reset. In the special
test and bootstrap operating modes, the COP system is initially inhibited by the disable
resets (DISR) control bit in the TEST1 register. The DISR bit can subsequently be writ-
ten to zero to enable COP resets.
The COP timer rate control bits CR[1:0] in the OPTION register determine the COP
time-out period. The system E clock is divided by the values shown in Table 5-1. After
reset, these bits are zero, which selects the fastest time-out period. In normal operat-
ing modes, these bits can only be written once within 64 bus cycles after reset.
Complete the following reset sequence to service the COP timer. Write $55 to CO-
PRST to arm the COP timer clearing mechanism. Then write $AA to COPRST to clear
the COP timer. Performing instructions between these two steps is possible as long
as both steps are completed in the correct sequence before the timer times out.
5.1.4 Clock Monitor Reset
The clock monitor circuit is based on an internal RC time delay. If no MCU clock edges
are detected within this RC time delay, the clock monitor can optionally generate a sys-
tem reset. The clock monitor function is enabled or disabled by the CME and FCME
control bits in the OPTION register. The presence of a time-out is determined by the
RC delay, which allows the clock monitor to operate without any MCU clocks.
Clock monitor is used as a backup for the COP system. Because the COP needs a
clock to function, it is disabled when the clocks stop. Therefore, the clock monitor sys-
tem can detect clock failures not detected by the COP system.
Table 5-1 COP Timer Rate Selection
CR[1:0]
Divide
E By
XTAL = 8.0 MHz Time-
out
–0 ms, +16.4 ms
XTAL = 12.0 MHz
Time-out
–0 ms, +10.9 ms
XTAL = 16.0 MHz
Time-out
–0 ms, +8.2 ms
0 0
215
16.384 ms
10.923 ms
8.192 ms
0 1
217
65.536 ms
43.691 ms
32.768 ms
1 0
219
262.14 ms
174.76 ms
131.07 ms
1 1
221
1.049 s
699.05 ms
524.29 ms
E =
2.0 MHz
3.0 MHz
4.0 MHz
COPRST — Arm/Reset COP Timer Circuitry
$103A
Bit 7
654321
Bit 0
7654321
0
RESET:
0000000
0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相關PDF資料
PDF描述
MCHC908JW32FC IC MCU 32K FLASH 8MHZ 48-QFN
MCHC908MR8MFAE IC MCU 8K FLASH 8MHZ PWM 32-LQFP
MCHRC705J1ACDWE MCU 8BIT 64B RAM 20-SOIC
MCIMX233CAG4C MPU 32BIT I.MX233 IND 128LQFP
MCIMX233DJM4B MPU 32BIT I.MX233 169MAPBGA
相關代理商/技術參數
參數描述
MCHC11F1MFNE4 制造商:Freescale Semiconductor 功能描述:8-BIT MCU,1KRAM,512EE,A/ - Rail/Tube
MCHC11F1VFNE3 功能描述:8位微控制器 -MCU 8B MCU 1KRAM 512EE RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數據總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數據 RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
MCHC11KS1CFNE4 功能描述:8位微控制器 -MCU 68HC11KS4 RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數據總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數據 RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
MCHC175AFR1 制造商:Rochester Electronics LLC 功能描述:- Bulk
MCHC40-330K-RC 制造商:ALLIED 制造商全稱:Allied Components International 功能描述:Molded Chip Inductor High Current