<nobr id="91ax3"></nobr>
  • <dd id="91ax3"></dd>
    <big id="91ax3"><xmp id="91ax3"></xmp></big>
    <big id="91ax3"><xmp id="91ax3">
    <ins id="91ax3"></ins>
    <i id="91ax3"></i>
  • <code id="91ax3"><dfn id="91ax3"><button id="91ax3"></button></dfn></code>
    <ins id="91ax3"><div id="91ax3"><tfoot id="91ax3"></tfoot></div></ins>
    參數(shù)資料
    型號: MC68HC11F1MFB4
    廠商: 飛思卡爾半導(dǎo)體(中國)有限公司
    英文描述: ROM-based high-performance microcontrollers
    中文描述: 基于ROM的高性能微控制器
    文件頁數(shù): 48/124頁
    文件大?。?/td> 840K
    代理商: MC68HC11F1MFB4
    RESETS AND INTERRUPTS
    5-4
    TECHNICAL DATA
    5.1.6 CONFIG Register
    Bits [7:4] and 0 — Not implemented
    Always read zero
    NOCOP — COP System Disable
    This bit is cleared out of reset in normal modes, enabling the COP system. It is set out
    of reset in special modes. NOCOP is writable once in normal modes and at any time
    in special modes.
    0 = The COP system is enabled as the MCU comes out of reset.
    1 = The COP system is disabled and does not generate system resets.
    ROMON — Enable On-Chip ROM
    Refer to
    SECTION 4 OPERATING MODES AND ON-CHIP MEMORY
    .
    5.2 Effects of Reset
    When a reset condition is recognized, the internal registers and control bits are forced
    to an initial state. Depending on the cause of the reset and the operating mode, the
    reset vector can be fetched from any of six possible locations. Refer to
    Table 5-2
    .
    These initial states then control on-chip peripheral systems to force them to known
    startup states, as follows:
    5.2.1 CPU
    After reset, the CPU fetches the restart vector from the appropriate address during the
    first three cycles, and begins executing instructions. The stack pointer and other CPU
    registers are indeterminate immediately after reset; however, the X and I interrupt
    mask bits in the condition code register (CCR) are set to mask any interrupt requests.
    Also, the S bit in the CCR is set to inhibit the STOP mode.
    5.2.2 Memory Map
    After reset, the INIT register is initialized to $00, putting the 192 bytes of RAM at loca-
    tions $0040 through $00FF, and the control registers at locations $0000 through
    $003F.
    CONFIG
    — Configuration Control Register
    $003F
    Bit 7
    0
    0
    6
    0
    0
    5
    0
    0
    4
    0
    0
    3
    0
    0
    2
    1
    Bit 0
    0
    0
    NOCOP
    ROMON
    RESET:
    Table 5-2 Reset Cause, Reset Vector, and Operating Mode
    Cause of Reset
    Normal Mode Vector
    $FFFE, FFFF
    $FFFC, FFFD
    $FFFA, FFFB
    Special Test or Bootstrap
    $BFFE, BFFF
    $BFFC, $BFFD
    $BFFA, BFFB
    POR or RESET Pin
    Clock Monitor Failure
    COP Watchdog Time-out
    F
    Freescale Semiconductor, Inc.
    For More Information On This Product,
    Go to: www.freescale.com
    n
    .
    相關(guān)PDF資料
    PDF描述
    MC68HC11F1MFN ROM-based high-performance microcontrollers
    MC68HC11F1MFN1 ROM-based high-performance microcontrollers
    MC68HC11F1MFU ROM-based high-performance microcontrollers
    MC68HC11F1MFU1 ROM-based high-performance microcontrollers
    MC68HC11F1MFU3 ROM-based high-performance microcontrollers
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    MC68HC11F1MFN 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers
    MC68HC11F1MFN1 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers
    MC68HC11F1MFN2 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Technical Summary 8-Bit Microcontroller
    MC68HC11F1MFN3 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Technical Summary 8-Bit Microcontroller
    MC68HC11F1MFN4 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Technical Summary 8-Bit Microcontroller