參數(shù)資料
型號(hào): MC68HC11A0CFU2
廠商: FREESCALE SEMICONDUCTOR INC
元件分類: 微控制器/微處理器
英文描述: 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PQFP64
封裝: QFP-64
文件頁(yè)數(shù): 9/158頁(yè)
文件大?。?/td> 3803K
代理商: MC68HC11A0CFU2
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)當(dāng)前第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)
CPU, ADDRESSING MODES, AND INSTRUCTION SET
MC68HC11A8
10-8
TECHNICAL DATA
10
CPX (opr)
Compare X to Memory 16-Bit
IX – M:M + 1
IMM
DIR
EXT
IND,X
IND,Y
8C
9C
BC
AC
CD AC
jj
kk
dd
hh
ll
ff
3
2
3
2
3
4
5
6
7
3-3
4-7
5-10
6-10
7-8
- - - - ¤ ¤ ¤ ¤
CPY (opr)
Compare Y to Memory
16-Bit
IY – M:M + 1
IMM
DIR
EXT
IND,X
IND,Y
18 8C
18 9C
18 BC
1A AC
18 AC
jj
kk
dd
hh
ll
ff
4
3
4
3
5
6
7
3-5
4-9
5-11
6-11
7-8
- - - - ¤ ¤ ¤ ¤
DAA
Decimal Adjust A
Adjust Sum to BCD
INH
19
1
2
2-1
- - - - ¤ ¤ ¤ ¤
DEC (opr)
Decrement Memory Byte
M – 1
→ M
EXT
IND,X
IND,Y
7A
6A
18 6A
hh
ll
ff
3
2
3
6
7
5-8
6-3
7-3
- - - - ¤ ¤ ¤ -
DECA
Decrement Accumulator A
A – 1
→ A
A INH
4A
1
2
2-1
- - - - ¤ ¤ ¤ -
DECB
Decrement Accumulator B
B – 1
→ B
B INH
5A
1
2
2-1
- - - - ¤ ¤ ¤ -
DES
Decrement Stack Pointer
SP – 1
→ SP
INH
34
1
3
2-3
- - - - - - - -
DEX
Decrement Index Register X
IX – 1
→ IX
INH
09
1
3
2-2
- - - - - ¤ - -
DEY
Decrement Index Register Y
IY – 1
→ IY
INH
18 09
2
4
2-4
- - - - - ¤ - -
EORA (opr) Exclusive OR A with Memory
A
⊕ M → A
A IMM
A DIR
A EXT
A IND,X
A IND,Y
88
98
88
A8
18 A8
ii
dd
hh
ll
ff
2
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - - - ¤ ¤ 0 -
EORB (opr) Exclusive OR B with Memory
B
⊕ M → B
B IMM
B DIR
B EXT
B IND,X
B IND,Y
C8
D8
F8
E8
18 E8
ii
dd
hh
ll
ff
2
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - - - ¤ ¤ 0 -
FDIV
Fractional Divide 16 by 16
D/IX
→ IX; r → D
INH
03
1
41
2-17
- - - - - ¤ ¤ ¤
IDIV
Integer Divide 16 by 16
D/IX
→ IX; r → D
INH
02
1
41
2-17
- - - - - ¤ 0 ¤
INC (opr)
Increment Memory Byte
M + 1
→ M
EXT
IND,X
IND,Y
7C
6C
18 6C
hh
ll
ff
3
2
3
6
7
5-8
6-3
7-3
- - - - ¤ ¤ ¤ -
INCA
Increment Accumulator A
A + 1
→ A
A INH
4C
1
2
2-1
- - - - ¤ ¤ ¤ -
INCB
Increment Accumulator B
B + 1
→ B
B INH
5C
1
2
2-1
- - - - ¤ ¤ ¤ -
INS
Increment Stack Pointer
SP + 1
→ SP
INH
31
1
3
2-3
- - - - - - - -
INX
Increment Index Register X
IX + 1
→ IX
INH
08
1
3
2-2
- - - - - ¤ - -
INY
Increment Index Register Y
IY + 1
→ IY
INH
18 08
2
4
2-4
- - - - - ¤ - -
JMP (opr)
Jump
See Special Ops
EXT
IND,X
IND,Y
7E
6E
18 6E
hh
ll
ff
3
2
3
4
5-1
6-1
7-1
- - - - - - - -
JSR (opr)
Jump to Subroutine
See Special Ops
DIR
EXT
IND,X
IND,Y
9D
BD
AD
18 AD
dd
hh
ll
ff
2
3
2
3
5
6
7
4-8
5-12
6-12
7-9
- - - - - - - -
LDAA (opr) Load Accumulator A
M
→ A
A IMM
A DIR
A EXT
A IND,X
A IND,Y
86
96
B6
A6
18 A6
ii
dd
hh
ll
ff
2
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - - - ¤ ¤ 0 -
LDAB (opr) Load Accumulator B
M
→ B
B IMM
B DIR
B EXT
B IND,X
B IND,Y
C6
D6
F6
E6
18 E6
ii
dd
hh
ll
ff
2
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - - - ¤ ¤ 0 -
LDD (opr)
Load Double Accumulator D
M
→ A,M + 1 → B
IMM
DIR
EXT
IND,X
IND,Y
CC
DC
FC
EC
18 EC
jj
kk
dd
hh
ll
ff
3
2
3
2
3
4
5
6
3-2
4-3
5-4
6-6
7-6
- - - - ¤ ¤ 0 -
Table 10-1 MC68HC11A8 Instructions, Addressing Modes, and Execution Times
(Sheet 3 of 6)
Source
Form(s)
Operation
Boolean Expression
Addressing
Mode for
Operand
Machine Coding
(Hexadecimal)
Bytes
Cycle
by
Cycle*
Condition Codes
Opcode
Operand(s)
S X H I N Z V C
*Cycle-by-cycle number provides a reference to Tables 10-2 through 10-8 which detail cycle-by-cycle operation.
Example: Table 10-1 Cycle-by-Cycle column reference number 2-4 equals Table 10-2 line item 2-4.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相關(guān)PDF資料
PDF描述
MC68HC11A0CP2 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PDIP48
MC68HC11A8BCFN2 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PQCC52
MC68HC11A8BVP2 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PDIP48
MC68HC11A0CFN2 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PQCC52
MC68HC11A1CFN3 8-BIT, MROM, 3 MHz, MICROCONTROLLER, PQCC52
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68HC11A0CFU3 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:HCMOS Single-Chip Microcontroller
MC68HC11A0CFU4 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers
MC68HC11A0CP2 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:HCMOS Single-Chip Microcontroller
MC68HC11A0CP3 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:HCMOS Single-Chip Microcontroller
MC68HC11A0FB 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers