參數(shù)資料
型號: MAX9157
廠商: Maxim Integrated Products, Inc.
英文描述: Quad Bus LVDS Transceiver
中文描述: 四路、總線式LVDS收發(fā)器
文件頁數(shù): 9/16頁
文件大?。?/td> 357K
代理商: MAX9157
a driver located on a card in the middle of the bus is
27
because the driver sees two 54
loads in parallel.
A typical LVDS driver (rated for a 100
load) would not
develop a large enough differential signal to be reliably
detected by an LVDS receiver. The MAX9157 BLVDS
drivers are designed and specified to drive a 27
load
to differential voltage levels of 250mV to 460mV. A stan-
dard LVDS receiver is able to detect this level of differ-
ential signal. Short extensions off the bus, called stubs,
contribute to capacitive loading. Keep stubs less than
1in for a good balance between ease of component
placement and good signal integrity.
The MAX9157 driver outputs are current-source drivers
and drive larger differential signal levels into loads
lighter than 27
and smaller levels into loads heavier
than 27
(see
Typical Operating Characteristics
curves). To keep loading from reducing bus impedance
below the rated 27
load, PC board traces can be
designed for higher unloaded characteristic impedance.
Effect of Transition Times
For transition times (measured from 0% to 100%) short-
er than the delay between capacitive loads, the loads
are seen as low-impedance discontinuities from which
the driven signal is reflected. Reflections add and sub-
tract from the signal being driven and cause decreased
noise margin and jitter. The MAX9157 output drivers
are designed for a minimum transition time of 1ns
(rated 0.6ns from 20% to 80%, or about 1ns from 0% to
100%) to reduce reflections while being fast enough for
high-speed backplane data transmission.
Power-On Reset
The power-on reset voltage of the MAX9157 is typically
2.25V. When the supply falls below this voltage, the
devices are disabled and the receiver inputs/driver out-
puts are in high impedance. The power-on reset
ensures glitch-free power-up and power-down, allow-
ing hot swapping of cards in a multicard bus system
without disrupting communications.
Receiver Input Hysteresis
The MAX9157 receiver inputs feature 52mV hysteresis to
increase noise immunity for low-differential input signals.
Operating Modes
The MAX9157 features driver/receiver enable inputs
that select the bus I/O function (Table 1). Tables 2 and
3 show the driver and receiver truth tables.
Input Internal Pullup/Pulldown
Resistors
The MAX9157 includes pullup or pulldown resistors
(300k
) to ensure that unconnected inputs are defined
(Table 4).
Applications Information
Supply Bypassing
Bypass each supply pin with high-frequency surface-
mount ceramic 0.1μF and 1nF capacitors in parallel as
close to the device as possible, with the smaller value
capacitor closest to the device.
Termination
In the example given in the
Effect of Capacitive Loading
section, the loaded differential impedance of a bus is
reduced to 54
. Since the bus can be driven from any
card position, the bus must be terminated at each end. A
parallel termination of 54
at each end of the bus placed
across the traces that make up the differential pair pro-
vides a proper termination. The total load seen by the dri-
ver is 27
. The MAX9157 drives higher differential signal
levels into lighter loads. (See Differential Output Voltage
vs. Output Load graph in the
Typical Operating Char-
acteristics
section). A multidrop bus with the driver at one
end and receivers connected at regular intervals along
the bus has a lowered impedance due to capacitive load-
ing. Assuming a 54
impedance, the multidrop bus can
be terminated with a single, parallel-connected 54
resis-
tor at the far end from the driver. Only a single resistor is
required because the driver sees one 54
differential
trace. The signal swing is larger with a 54
load. In gen-
eral, parallel terminate each end of the bus with a resistor
M
Quad Bus LVDS Transceiver
_______________________________________________________________________________________
9
MODE SELECTED
Driver Mode
Receiver Mode
High-Impedance Mode
Loopback Mode
DE_
H
L
L
H
RE_
H
L
H
L
Table 1. I/O Enable Functional Table
INPUTS
OUTPUTS
DE_
H
H
L
DIN_
L
H
X
DO_+/RIN_+
L
H
Z
DO_-/RIN_-
H
L
Z
Table 2. Driver Mode
相關(guān)PDF資料
PDF描述
MAX9160 LVDS or LVTTL/LVCMOS Input to 14 LVTTL/LVCMOS Output Clock Driver
MAX9160AEUI RES 0.3-OHM 1% 1W 200PPM THK-FILM SMD-2512 TR-7-PL
MAX9160EUI LVDS or LVTTL/LVCMOS Input to 14 LVTTL/LVCMOS Output Clock Driver
MAX9164 Low Power 5V RS232 Dual Driver/Receiver with 0.1?μF Capacitors; Package: SO; No of Pins: 16; Temperature Range: -40?°C to 85?°C
MAX9164ESD Low Power 5V RS232 Dual Driver/Receiver with 0.1?μF Capacitors; Package: SO; No of Pins: 16; Temperature Range: -40?°C to 85?°C
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX9157EGJ 功能描述:LVDS 接口集成電路 Quad Bus LVDS Transceiver RoHS:否 制造商:Texas Instruments 激勵器數(shù)量:4 接收機(jī)數(shù)量:4 數(shù)據(jù)速率:155.5 Mbps 工作電源電壓:5 V 最大功率耗散:1025 mW 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-16 Narrow 封裝:Reel
MAX9157EGJ+ 功能描述:LVDS 接口集成電路 Quad Bus LVDS Transceiver RoHS:否 制造商:Texas Instruments 激勵器數(shù)量:4 接收機(jī)數(shù)量:4 數(shù)據(jù)速率:155.5 Mbps 工作電源電壓:5 V 最大功率耗散:1025 mW 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-16 Narrow 封裝:Reel
MAX9157EGJ+T 功能描述:LVDS 接口集成電路 Quad Bus LVDS Transceiver RoHS:否 制造商:Texas Instruments 激勵器數(shù)量:4 接收機(jī)數(shù)量:4 數(shù)據(jù)速率:155.5 Mbps 工作電源電壓:5 V 最大功率耗散:1025 mW 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-16 Narrow 封裝:Reel
MAX9157EGJ-T 功能描述:LVDS 接口集成電路 Quad Bus LVDS Transceiver RoHS:否 制造商:Texas Instruments 激勵器數(shù)量:4 接收機(jī)數(shù)量:4 數(shù)據(jù)速率:155.5 Mbps 工作電源電壓:5 V 最大功率耗散:1025 mW 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-16 Narrow 封裝:Reel
MAX9157EHJ 功能描述:緩沖器和線路驅(qū)動器 RoHS:否 制造商:Micrel 輸入線路數(shù)量:1 輸出線路數(shù)量:2 極性:Non-Inverting 電源電壓-最大:+/- 5.5 V 電源電壓-最小:+/- 2.37 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Reel