參數(shù)資料
型號: MAX530BCAG
廠商: MAXIM INTEGRATED PRODUCTS INC
元件分類: DAC
英文描述: +5V, Low-Power, Parallel-Input, Voltage-Output, 12-Bit DAC
中文描述: PARALLEL, WORD INPUT LOADING, 25 us SETTLING TIME, 12-BIT DAC, PDSO24
封裝: SSOP-24
文件頁數(shù): 9/16頁
文件大小: 140K
代理商: MAX530BCAG
Output Buffer
The output amplifier uses a folded cascode input stage
and a type AB output stage. Large output devices with
low series resistance allow the output to swing to
ground in single-supply operation. The output buffer is
unity-gain stable. Input offset voltage and supply cur-
rent are laser trimmed. Settling time is 25μs to 0.01% of
final value. The output is short-circuit protected and
can drive a 2k
load with more than 100pF of load
capacitance. The op amp may be placed in unity-gain
(G = 1), in a gain of two (G = 2), or in a bipolar-output
mode by using the ROFS and RFB pins. These pins are
used to define a DAC output voltage range of 0V to
+2.048V, 0V to +4.096V or ±2.048V, by connecting
ROFS to VOUT, GND, or REFIN. RFB is always con-
nected to VOUT. Table 1 summarizes ROFS usage.
External Referenc e
An external reference in the range (V
SS
+ 2V) to
(V
DD
- 2V) may be used with the MAX530 in dual-sup-
ply, unity-gain operation. In single-supply, unity-gain
operation, the reference must be positive and may not
exceed (V
DD
- 2V). The reference voltage determines
the DAC’s full-scale output. Because of the code-
dependent nature of reference input impedances, a
high-quality, low-output-impedance amplifier (such as
the MAX480 low-power, precision op amp) should be
used to drive REFIN.
If an upgrade to the internal reference is required, the
2.5V MAX873A is ideal: ±15mV initial accuracy,
7ppm/°C (max) temperature coefficient.
Power-On Reset
An internal power-on reset (POR) circuit forces the
DAC register to reset to all 0s when V
DD
is first applied.
The POR pulse is typically 1.3μs; however, it may take
2ms for the internal reference to charge its large filter
capacitor and settle to its trimmed value.
In addition to POR , a clear (CLR) pin, when held low,
sets the DAC register to all 0s. CLR operates asynchro-
nously and independently from chip select (CS). With
the DAC input at all 0s, the op-amp output is at zero for
unity-gain and G = 2 configurations, but it is at -V
REF
for the bipolar configuration.
S hutdown Mode
The MAX530 is designed for low power consumption.
Understanding the circuit allows power consumption
management for maximum efficiency. In single-supply
mode (V
DD
= +5V, V
SS
= GND) the initial supply cur-
rent is typically only 160μA, including the reference, op
amp, and DAC. This low current occurs when the
power-on reset circuit clears the DAC to all 0s and
forces the op-amp output to zero (unipolar mode only).
See the Supply Current vs. REFIN graph in the Typical
Operating Characteristics. Under this condition, there
is no internal load on the reference (DAC = 000hex,
REFIN is open circuit) and the op amp operates at its
minimum quiescent current. The CLR signal resets the
MAX530 to these same conditions and can be used to
control a power-saving mode when the DAC is not
being used by the system.
M
+5V, Low-Power, Parallel-Input,
Voltage-Output, 12-Bit DAC
_______________________________________________________________________________________
9
ROFS
CONNECTED TO:
DAC OUTPUT
RANGE
OP-AMP
GAIN
VOUT
0V to 2.048V
G = 1
AGND
0V to 4.096V
G = 2
REFIN
-2.048V to +2.048V
Bipolar
Note:
Assumes RFB = VOUT and REFIN = REFOUT = 2.048V
Table 1. ROFS Usage
Figure 2. Reference Noise vs. Frequency
300
50
1
10
100
100
M
FREQUENCY (kHz)
R
R
)
150
200
250
0
0.1
1000
TOTAL
REFERERNCE
NOISE
R
S
REFOUT
C
REFOUT
C
S
TEK 7A22
C
REFOUT
= 3.3
μ
F
C
REFOUT
= 47
μ
F
SINGLE POLE ROLLOFF
1.8
1.6
1.4
1.2
1.0
0.8
0.6
0.4
0.2
0.0
R
相關(guān)PDF資料
PDF描述
MAX530BCWG ECONOLINE: RJ & RG - Dual Output from a Single Input Rail - 3kVDC & 4kVDC Isolation - Optional Continuous Short Circuit Protected - Custom Solutions Available - UL94V-0 Package Material - Efficiency to 84%
MAX530BCNG Differential Bus Transceiver 8-SOIC -40 to 105
MAX530BENG Differential Bus Transceiver 8-SOIC -40 to 105
MAX530BEWG Differential Bus Transceiver 8-PDIP -40 to 105
MAX530BEAG +5V, Low-Power, Parallel-Input, Voltage-Output, 12-Bit DAC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX530BCAG+ 功能描述:數(shù)模轉(zhuǎn)換器- DAC 12-Bit Precision DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
MAX530BCAG+T 功能描述:數(shù)模轉(zhuǎn)換器- DAC 12-Bit Precision DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
MAX530BCAG-T 功能描述:數(shù)模轉(zhuǎn)換器- DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
MAX530BCNG 功能描述:數(shù)模轉(zhuǎn)換器- DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
MAX530BCNG+ 功能描述:數(shù)模轉(zhuǎn)換器- DAC 12-Bit Precision DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube