• <var id="reowm"><input id="reowm"></input></var><li id="reowm"><tr id="reowm"><sub id="reowm"></sub></tr></li>
    參數(shù)資料
    型號: M4A5-32/32-12JI
    廠商: LATTICE SEMICONDUCTOR CORP
    元件分類: PLD
    英文描述: High Performance E 2 CMOS In-System Programmable Logic
    中文描述: EE PLD, 12 ns, PQCC44
    封裝: PLASTIC, LCC-44
    文件頁數(shù): 27/62頁
    文件大?。?/td> 1078K
    代理商: M4A5-32/32-12JI
    ispMACH 4A Family
    33
    BLOCK DIAGRAM – M4A3-256/160, M4A3-256/192
    Central
    Switch
    Matrix
    Block B
    CLK0–CLK3
    Block G
    Block J
    Block I
    Block H
    Block A
    Block O
    Block P
    Block C
    Block D
    Block E
    Block F
    Block N
    Block M
    Block L
    Block K
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 98
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    4
    OE
    16
    4
    16
    32
    16
    36
    4
    16
    32
    36
    4
    16
    4
    16
    OE
    16
    32
    36
    4
    16
    4
    16
    OE
    4
    16
    36
    32
    16
    4
    16
    OE
    4
    36
    32
    16
    4
    16
    OE
    4
    36
    32
    16
    4
    16
    4
    16
    36
    32
    16
    4
    16
    OE
    16
    4
    16
    32
    16
    36
    4
    OE
    16
    4
    16
    32
    16
    36
    4
    16
    32
    36
    4
    16
    4
    16
    OE
    16
    32
    36
    4
    16
    4
    16
    OE
    4
    16
    36
    32
    16
    4
    16
    OE
    4
    36
    32
    16
    4
    16
    OE
    4
    36
    32
    16
    4
    16
    4
    16
    36
    32
    16
    4
    16
    OE
    16
    4
    16
    32
    16
    36
    4
    OE
    17466G-050
    相關(guān)PDF資料
    PDF描述
    M4A5-32/32-12VI High Performance E 2 CMOS In-System Programmable Logic
    M4A5-32/32-12VI48 High Performance E 2 CMOS In-System Programmable Logic
    M4A5-32/32-5JC High Performance E 2 CMOS In-System Programmable Logic
    M4A5-32/32-5VC High Performance E 2 CMOS In-System Programmable Logic
    M4A5-32/32-5VC48 High Performance E 2 CMOS In-System Programmable Logic
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    M4A5-64/32-10JC 功能描述:CPLD - 復(fù)雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    M4A5-64/32-10JI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    M4A5-64/32-10JNC 功能描述:CPLD - 復(fù)雜可編程邏輯器件 64 MC 32 IO JTAG ISP 5V 10ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    M4A5-64/32-10JNI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 64 MC 32 IO JTAG ISP 5V 10ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    M4A5-64/32-10VC 功能描述:CPLD - 復(fù)雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100