<button id="bhjxw"><center id="bhjxw"><optgroup id="bhjxw"></optgroup></center></button>
<small id="bhjxw"><samp id="bhjxw"></samp></small>
    • 參數(shù)資料
      型號: M38020M4D192SP
      廠商: Mitsubishi Electric Corporation
      元件分類: DC/DC變換器
      英文描述: 1 watt dc-dc converters
      中文描述: 1瓦的DC - DC轉(zhuǎn)換器
      文件頁數(shù): 33/207頁
      文件大?。?/td> 2389K
      代理商: M38020M4D192SP
      第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁當(dāng)前第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁第206頁第207頁
      3802 GROUP USER’S MANUAL
      1-18
      HARDWARE
      INTERRUPTS
      Interrupts occur by sixteen sources: seven external, eight internal,
      and one software.
      Interrupt control
      Each interrupt is controlled by an interrupt request bit, an interrupt
      enable bit, and the interrupt disable flag except for the software in-
      terrupt set by the BRK instruction. An interrupt occurs if the corre-
      sponding interrupt request and enable bits are “1” and the inter-
      rupt disable flag is “0”.
      Interrupt enable bits can be set or cleared by software.
      Interrupt request bits can be cleared by software, but cannot be
      set by software.
      The BRK instruction cannot be disabled with any flag or bit. The I
      (interrupt disable) flag disables all interrupts except the BRK in-
      struction interrupt.
      When several interrupts occur at the same time, the interrupts are
      received according to priority.
      Interrupt operation
      When an interrupt is received, the contents of the program counter
      and processor status register are automatically stored into the
      stack. The interrupt disable flag is set to inhibit other interrupts
      from interfering.The corresponding interrupt request bit is cleared
      and the interrupt jump destination address is read from the vector
      table into the program counter.
      Notes on use
      When the active edge of an external interrupt (INT
      0
      to INT
      4
      ,
      CNTR
      0
      , or CNTR
      1
      ) is changed, the corresponding interrupt re-
      quest bit may also be set. Therefore, please take following se-
      quence;
      (1) Disable the external interrupt which is selected.
      (2) Change the active edge selection.
      (3) Clear the interrupt request bit which is selected to “0”.
      (4) Enable the external interrupt which is selected.
      Interrupt Source
      Reset (Note 2)
      INT
      0
      INT
      1
      Serial I/O1
      reception
      Serial I/O1
      transmission
      Timer X
      Timer Y
      Timer 1
      Timer 2
      CNTR
      0
      CNTR
      1
      Serial I/O2
      INT
      2
      INT
      3
      INT
      4
      A-D converter
      BRK instruction
      Low
      FFFC
      16
      FFFA
      16
      FFF8
      16
      FFF6
      16
      FFF4
      16
      FFF2
      16
      FFF0
      16
      FFEE
      16
      FFEC
      16
      FFEA
      16
      FFE8
      16
      FFE6
      16
      FFE4
      16
      FFE2
      16
      FFE0
      16
      FFDE
      16
      FFDC
      16
      High
      FFFD
      16
      FFFB
      16
      FFF9
      16
      FFF7
      16
      FFF5
      16
      FFF3
      16
      FFF1
      16
      FFEF
      16
      FFED
      16
      FFEB
      16
      FFE9
      16
      FFE7
      16
      FFE5
      16
      FFE3
      16
      FFE1
      16
      FFDF
      16
      FFDD
      16
      Table 7. Interrupt vector addresses and priority
      Priority
      1
      2
      3
      4
      5
      6
      7
      8
      9
      10
      11
      12
      13
      14
      15
      16
      17
      Interrupt Request
      Generating Conditions
      At reset
      At detection of either rising or
      falling edge of INT
      0
      input
      At detection of either rising or
      falling edge of INT
      1
      input
      At completion of serial I/O1
      data reception
      At completion of serial I/O1
      transfer shift or when
      transmission buffer is empty
      At timer X underflow
      At timer Y underflow
      At timer 1 underflow
      At timer 2 underflow
      At detection of either rising or
      falling edge of CNTR
      0
      input
      At detection of either rising or
      falling edge of CNTR
      1
      input
      At completion of serial I/O2
      data transfer
      At detection of either rising or
      falling edge of INT
      2
      input
      At detection of either rising or
      falling edge of INT
      3
      input
      At detection of either rising or
      falling edge of INT
      4
      input
      At completion of A-D conversion
      At BRK instruction execution
      Remarks
      Non-maskable
      External interrupt
      (active edge selectable)
      External interrupt
      (active edge selectable)
      Valid when serial I/O1 is selected
      Valid when serial I/O1 is selected
      STP release timer underflow
      External interrupt
      (active edge selectable)
      External interrupt
      (active edge selectable)
      Valid when serial I/O2 is selected
      External interrupt
      (active edge selectable)
      External interrupt
      (active edge selectable)
      External interrupt
      (active edge selectable)
      Non-maskable software interrupt
      Note 1
      : Vector addresses contain interrupt jump destination addresses.
      2
      : Reset function in the same way as an interrupt with the highest priority.
      Vector Addresses (Note 1)
      FUNCTIONAL DESCRIPTION
      相關(guān)PDF資料
      PDF描述
      M38020M4D192SS 1 watt dc-dc converters
      M38020M5-192FP 1 watt dc-dc converters
      M38020M5-192FS 1 watt dc-dc converters
      M38020M5-192SP 1 watt dc-dc converters
      M38020M5-192SS 1 watt dc-dc converters
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      M38022M4472FP 制造商:Renesas Electronics Corporation 功能描述:M16C FLASH 256K/20K, 24MHZ,DMA,I2C,IEBU - Trays
      M38022M4-472FP 制造商:Renesas Electronics Corporation 功能描述:M16C FLASH 256K/20K, 24MHZ,DMA,I2C,IEBU - Trays
      M38022M4-472FP#U0 制造商:Renesas Electronics Corporation 功能描述:M16C FLASH 256K/20K, 24MHZ,DMA,I2C,IEBU - Trays
      M38027E8FP 制造商:Renesas Electronics Corporation 功能描述:M16C FLASH 256K/20K, 24MHZ,DMA,I2C,IEBU - Trays
      M38027E8FP#U0 制造商:Renesas Electronics Corporation 功能描述:M16C FLASH 256K/20K, 24MHZ,DMA,I2C,IEBU -LEAD FREE VERSION - Trays