參數(shù)資料
型號: LTC2299CUP#PBF
廠商: Linear Technology
文件頁數(shù): 10/24頁
文件大?。?/td> 0K
描述: IC ADC DUAL 14BIT 80MSPS 64QFN
標準包裝: 40
位數(shù): 14
采樣率(每秒): 80M
數(shù)據(jù)接口: 并聯(lián)
轉換器數(shù)目: 2
功率耗散(最大): 516mW
電壓電源: 單電源
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 64-WFQFN 裸露焊盤
供應商設備封裝: 64-QFN(9x9)
包裝: 管件
輸入數(shù)目和類型: 2 個單端,雙極; 2 個差分, 雙極
LTC2299
2299fa
18
As with all high speed/high resolution converters, the
digital output loading can affect the performance. The
digital outputs of the LTC2299 should drive a minimal
capacitive load to avoid possible interaction between the
digital outputs and sensitive input circuitry. The output
should be buffered with a device such as an ALVCH16373
CMOS latch. For full speed operation the capacitive load
should be kept under 10pF.
Lower OVDD voltages will also help reduce interference
from the digital outputs.
Data Format
Using the MODE pin, the LTC2299 parallel digital output
can be selected for offset binary or 2’s complement
format. Note that MODE controls both Channel A and
Channel B. Connecting MODE to GND or 1/3VDD selects
offset binary output format. Connecting MODE to
2/3VDD or VDD selects 2’s complement output format. An
external resistor divider can be used to set the 1/3VDD or
2/3VDD logic values. Table 2 shows the logic states for the
MODE pin.
to 1V and must be less than OVDD. The logic outputs will
swing between OGND and OVDD.
Output Enable
The outputs may be disabled with the output enable pin, OE.
OE high disables all data outputs including OF. The data ac-
cess and bus relinquish times are too slow to allow the
outputs to be enabled and disabled during full speed op-
eration. The output Hi-Z state is intended for use during long
periods of inactivity. Channels A and B have independent
output enable pins (OEA, OEB).
Sleep and Nap Modes
The converter may be placed in shutdown or nap modes
to conserve power. Connecting SHDN to GND results in
normal operation. Connecting SHDN to VDD and OE to VDD
results in sleep mode, which powers down all circuitry
including the reference and typically dissipates 1mW. When
exiting sleep mode it will take milliseconds for the output
data to become valid because the reference capacitors have
to recharge and stabilize. Connecting SHDN to VDD and OE
to GND results in nap mode, which typically dissipates
30mW. In nap mode, the on-chip reference circuit is kept
on, so that recovery from nap mode is faster than that from
sleep mode, typically taking 100 clock cycles. In both sleep
and nap modes, all digital outputs are disabled and enter
the Hi-Z state.
Channels A and B have independent SHDN pins (SHDNA,
SHDNB). Channel A is controlled by SHDNA and OEA, and
Channel B is controlled by SHDNB and OEB. The nap, sleep
and output enable modes of the two channels are completely
independent, so it is possible to have one channel operat-
ing while the other channel is in nap or sleep mode.
Digital Output Multiplexer
The digital outputs of the LTC2299 can be multiplexed onto
a single data bus. The MUX pin is a digital input that swaps
the two data busses. If MUX is High, Channel A comes out
on DA0-DA13, OFA; Channel B comes out on DB0-DB13,
OFB. If MUX is Low, the output busses are swapped and
Channel A comes out on DB0-DB13, OFB; Channel B comes
out on DA0-DA13, OFA. To multiplex both channels onto
a single output bus, connect MUX, CLKA and CLKB together
APPLICATIO S I FOR ATIO
WU
U
Table 2. MODE Pin Function
CLOCK DUTY
MODE PIN
OUTPUT FORMAT
CYCLE STABILIZER
0
Offset Binary
Off
1/3VDD
Offset Binary
On
2/3VDD
2’s Complement
On
VDD
2’s Complement
Off
Overflow Bit
When OF outputs a logic high the converter is either
overranged or underranged.
Output Driver Power
Separate output power and ground pins allow the output
drivers to be isolated from the analog circuitry. The power
supply for the digital output buffers, OVDD, should be tied
to the same power supply as for the logic being driven. For
example, if the converter is driving a DSP powered by a 1.8V
supply, then OVDD should be tied to that same 1.8V supply.
OVDD can be powered with any voltage from 500mV up to
3.6V. OGND can be powered with any voltage from GND up
相關PDF資料
PDF描述
VE-2WY-MV CONVERTER MOD DC/DC 3.3V 99W
VE-21M-IW-F2 CONVERTER MOD DC/DC 10V 100W
VE-2WX-MX CONVERTER MOD DC/DC 5.2V 75W
AD9648BCPZ-125 IC ADC 14BIT 125MSPS 64LFCSP
AD677AD IC ADC 16BIT SAMPLING 16CDIP
相關代理商/技術參數(shù)
參數(shù)描述
LTC2299IUP 制造商:Linear Technology 功能描述:ADC Dual Pipelined 80Msps 14-bit Parallel 64-Pin QFN EP
LTC2299IUP#PBF 功能描述:IC ADC DUAL 14BIT 80MSPS 64QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 其它有關文件:TSA1204 View All Specifications 標準包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應商設備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
LTC2299IUP#PBF 制造商:Linear Technology 功能描述:A/D Converter (A-D) IC
LTC2299IUP#TRPBF 功能描述:IC ADC DUAL 14BIT 80MSPS 64QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
LTC2299UP 制造商:LINER 制造商全稱:Linear Technology 功能描述:Dual 14-Bit, 80Msps Low Power 3V ADC