參數(shù)資料
型號(hào): LTC1655
廠商: Linear Technology Corporation
英文描述: 16-Bit Rail-to-Rail Micropower DACs in SO-8 Package(16位,微功耗滿幅度電壓輸出數(shù)模轉(zhuǎn)換器(SO-8封裝,內(nèi)部基準(zhǔn)2.048V))
中文描述: 16位軌至軌微數(shù)模轉(zhuǎn)換器采用SO - 8封裝(16位,微功耗滿幅度電壓輸出數(shù)模轉(zhuǎn)換器(以SO - 8封裝,內(nèi)部基準(zhǔn)2.048V的))
文件頁數(shù): 9/16頁
文件大?。?/td> 175K
代理商: LTC1655
9
LTC1655/LTC1655L
DEFU
U
Differential Nonlinearity (DNL):
The difference between
the measured change and the ideal 1LSB change for any
two adjacent codes. The DNL error between any two codes
is calculated as follows:
DNL = (
V
OUT
– LSB)/LSB
Where
V
OUT
is the measured voltage difference between
two adjacent codes.
Digital Feedthrough:
The glitch that appears at the analog
output caused by AC coupling from the digital inputs when
they change state. The area of the glitch is specified in
(nV)(sec).
Full-Scale Error (FSE):
The deviation of the actual full-
scale voltage from ideal. FSE includes the effects of offset
and gain errors (see Applications Information).
Gain Error (GE):
The difference between the full-scale
output of a DAC from its ideal full-scale value after offset
error has been adjusted.
Integral Nonlinearity (INL):
The deviation from a straight
line passing through the endpoints of the DAC transfer
curve (Endpoint INL). Because the output cannot go below
zero, the linearity is measured between full scale and the
lowest code that guarantees the output will be greater than
zero. The INL error at a given input code is
calculated as
follows:
INL = [V
OUT
– V
OS
– (V
FS
– V
OS
)(code/65535)]/LSB
Where V
OUT
is the output voltage of the DAC measured at
the given input code.
Least Significant Bit (LSB):
The ideal voltage difference
between two successive codes.
LSB = 2V
REF
/65536
Resolution (n):
Defines the number of DAC output states
(2
n
) that divide the full-scale range. Resolution does not
imply linearity.
Voltage Offset Error (V
OS
):
Nominally, the voltage at the
output when the DAC is loaded with all zeros. A single
supply DAC can have a true negative offset, but the output
cannot go below zero (see Applications Information).
For this reason, single supply DAC offset is measured at
the lowest code that guarantees the output will be greater
than zero.
OPERATIOU
Serial Interface
The data on the D
IN
input is loaded into the shift register
on the rising edge of the clock. The MSB is loaded first. The
DAC register loads the data from the shift register when
CS/LD is pulled high. The clock is disabled internally when
CS/LD is high. Note: CLK must be low before CS/LD is
pulled low to avoid an extra internal clock pulse. The input
word must be 16 bits wide.
The buffered output of the 16-bit shift register is available
on the D
OUT
pin which swings from GND to V
CC
.
Multiple LTC1655s/LTC1655Ls may be daisy-chained to-
gether by connecting the D
OUT
pin to the D
IN
pin of the next
chip while the clock and CS/LD signals remain common to
all chips in the daisy chain. The serial data is clocked to all
of the chips, then the CS/LD signal is pulled high to update
all of them simultaneously. The shift register and DAC
register are cleared to all 0s on power-up.
Voltage Output
The LTC1655/LTC1655L rail-to-rail buffered output can
source or sink 5mA over the entire operating temperature
range while pulling to within 600mV of the positive supply
voltage or ground. The output stage is equipped with a
deglitcher that gives a midscale glitch of 12nV-s. At power-
up, the output clears to 0V.
The output swings to within a few millivolts of either sup-
ply rail when unloaded and has an equivalent output resis-
tance of 40
(70
for the LTC1655L) when driving a load
to the rails. The output can drive 1000pF without going into
oscillation.
相關(guān)PDF資料
PDF描述
LTC1655L 16-Bit Rail-to-Rail Micropower DACs in SO-8 Package(16位,微功耗滿幅度電壓輸出數(shù)模轉(zhuǎn)換器(SO-8封裝,內(nèi)部基準(zhǔn)1.25V))
LTC1657 Parallel 16-Bit Rail-to-Rail Micropower DAC(并行16位,微功耗滿幅度電壓輸出數(shù)模轉(zhuǎn)換器)
LTC1658 14-Bit Rail-to-Rail Micropower DAC in MSOP(14位,微功耗滿幅度電壓輸出數(shù)模轉(zhuǎn)換器(8腳MSOP封裝))
LTC1659 12-Bit Rail-to-Rail Micropower DAC in MSOP Package(12位,微功耗滿幅度電壓輸出數(shù)模轉(zhuǎn)換器(8腳MSOP封裝))
LTC1668 16-Bit, 50Msps Differential Current OutputDAC(16位,50Msps,差分電流輸出數(shù)模轉(zhuǎn)換器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LTC1655CN8 功能描述:IC D/A CONV 16BIT R-R 8-DIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
LTC1655CN8#PBF 功能描述:IC D/A CONV 16BIT R-R 8-DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 設(shè)置時(shí)間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁面:1398 (CN2011-ZH PDF)
LTC1655CS8 功能描述:IC D/A CONV 16BIT R-R 8-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
LTC1655CS8#PBF 功能描述:IC D/A CONV 16BIT R-R 8-SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 設(shè)置時(shí)間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁面:1398 (CN2011-ZH PDF)
LTC1655CS8#PBF 制造商:Linear Technology 功能描述:D/A Converter (D-A) IC 制造商:Linear Technology 功能描述:IC, DAC, 16BIT, 750KSPS, SOIC-8