參數(shù)資料
型號: LT4256-1IS8#TRPBF
廠商: Linear Technology
文件頁數(shù): 6/16頁
文件大?。?/td> 213K
描述: IC CTRLR HOTSWAP HV LATCH 8SOIC
標(biāo)準(zhǔn)包裝: 2,500
類型: 熱交換控制器
應(yīng)用: 通用
內(nèi)部開關(guān):
電源電壓: 10.8 V ~ 80 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 8-SOIC(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 8-SOIC
包裝: 帶卷 (TR)
LT4256-1/LT4256-2
6
425612fa
PI   FU CTIO S
U
U
UV (Pin 1): Undervoltage  Sense.  UV  is  an  input  that
enables the output voltage. When UV is driven above 4V,
GATE will start charging and the output turns on. When
UV goes below 3.6V, GATE discharges and the output
shuts off.
Pulsing UV low for a minimum of 5祍 after a current limit
fault cycle resets the fault latch (LT4256-1) and allows the
part to turn back on. This command is only accepted after
TIMER has discharged below 0.65V. To disable UV sens-
ing, connect UV to a voltage beween 5V and 44V.
FB (Pin 2): Power Good Comparator Input. FB monitors
the output voltage through an external resistive divider.
When the voltage on FB is lower than the high-to-low
threshold of 3.99V, PWRGD is pulled low and released
when FB is pulled above the 4.45V low-to-high threshold.
The voltage present on FB affects foldback current limit
(see Figure 7 and related discussion).
PWRGD (Pin 3): Power Good Output. PWRGD is pulled
low whenever the voltage on FB falls below the 3.99V high-
to-low threshold voltage. It goes into a high impedance
state when the voltage on FB exceeds the low-to-high
threshold voltage. An external pull-up resistor can pull
PWRGD to a voltage higher or lower than V
CC
.
GND (Pin 4): Device Ground. This pin must be tied to a
ground plane for best performance.
TIMER (Pin 5): Timing Input. An external timing capacitor
from TIMER to GND programs the maximum time the part
is allowed to remain in current limit. When the part goes
into current limit, a 105礎(chǔ) pull-up current source starts to
charge the timing capacitor. When the voltage on TIMER
reaches 4.65V (typ), GATE pulls low; the TIMER pull-up
current will be turned off and the capacitor is discharged
by a 3礎(chǔ) pull-down current. When TIMER falls below 0.65V
(typ), GATE turns on again for the LT4256-2. UV must be
cycled low after TIMER has discharged below 0.65V (typ)
to reset the LT4256-1. If UV is not cycled low (LT4256-1),
GATE remains latched off and TIMER is discharged to near
GND. Under an output short-circuit condition, the
LT4256-2 cycles on and off with a 3% duty cycle.
GATE (Pin 6): High Side Gate Drive for the External N-
Channel MOSFET. An internal charge pump guarantees at
least 10V of gate drive for V
CC
 supply voltages above 20V
and 4.5V of gate drive for V
CC
 supply voltages between
10.8V and 20V. The rising slope of the voltage on GATE is
set by an external capacitor connected from GATE to GND
and an internal 32礎(chǔ) pull-up current source from the
charge pump output.
If the current limit is reached, the GATE voltage is adjusted
to maintain a constant voltage across the sense resistor
while the timing capacitor starts to charge. If the TIMER
voltage ever exceeds 4.65V, GATE is pulled low.
GATE is also pulled to GND whenever UV is pulled low, the
V
CC
 supply voltage drops below the externally programmed
undervoltage threshold, or V
CC
 drops below the internal
UVLO threshold (9.8V).
GATE is clamped internally to a maximum voltage of 11.6V
(typ) above V
CC
 under normal operating conditions. Driv-
ing this pin beyond the clamp voltage may damage the
part. A Zener diode is needed between the gate and source
of the external MOSFET to protect its gate oxide under
instantaneous short-circuit conditions. See Applications
Information.
SENSE (Pin 7):  Current  Limit  Sense  Input.  A  sense
resistor is placed in the supply path between V
CC
 and
SENSE. The current limit circuit regulates the voltage
across the sense resistor (V
CC
  SENSE) to 55mV while in
current limit when FB is 2V or higher. If FB drops below
2V, the regulated voltage across the sense resistor de-
creases linearly to 14mV when FB is 0V.
To defeat current limit, connect SENSE to V
CC
.
V
CC
(Pin 8): Input Supply Voltage. The positive supply
input ranges from 10.8V to 80V for normal operation.
I
CC
 is typically 1.8mA. An internal circuit disables the
LT4256-1/LT4256-2 for inputs less than 9.8V (typ).
相關(guān)PDF資料
PDF描述
LTC1392IS8#TRPBF IC DATA ACQ SYSTEM 10BIT 8-SOIC
LTC1421ISW-2.5#PBF IC CONTROLLER HOT SWAP 24-SOIC
LTC1422CN8 IC CONTROLLER HOT SWAP 8-DIP
LTC1642CGN#TRPBF IC CONTROLLER HOTSWAP ADJ 16SSOP
LTC1643AL-1CGN#PBF IC CTRLR HOTSWAP PCI BUS 16SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LT4256-2 制造商:LINER 制造商全稱:Linear Technology 功能描述:Positive High Voltage Hot Swap Controllers
LT4256-2CS8 功能描述:IC CTRLR HOTSWAP HV AUTO 8SOIC RoHS:否 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 類型:熱交換控制器 應(yīng)用:-48V 遠(yuǎn)程電力系統(tǒng),AdvancedTCA ? 系統(tǒng),高可用性 內(nèi)部開關(guān):無 電流限制:可調(diào) 電源電壓:11.5 V ~ 14.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:10-MSOP 包裝:管件
LT4256-2CS8#PBF 功能描述:IC CTLR HOTSWAP HV AUTO 8SOIC RoHS:是 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 類型:熱交換控制器 應(yīng)用:-48V 遠(yuǎn)程電力系統(tǒng),AdvancedTCA ? 系統(tǒng),高可用性 內(nèi)部開關(guān):無 電流限制:可調(diào) 電源電壓:11.5 V ~ 14.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:10-MSOP 包裝:管件
LT4256-2CS8#PBF 制造商:Linear Technology 功能描述:HOT SWAP CONTROLLER, 48V, SOIC-8
LT4256-2CS8#TR 功能描述:IC CTRLR HOTSWAP HV AUTO 8SOIC RoHS:否 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 類型:熱交換控制器 應(yīng)用:-48V 遠(yuǎn)程電力系統(tǒng),AdvancedTCA ? 系統(tǒng),高可用性 內(nèi)部開關(guān):無 電流限制:可調(diào) 電源電壓:11.5 V ~ 14.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:10-MSOP 包裝:管件