參數(shù)資料
型號: LAMXO1200E-3TN100E
廠商: Lattice Semiconductor Corporation
文件頁數(shù): 11/77頁
文件大?。?/td> 0K
描述: IC FPGA AUTO 1.2KLUTS 100TQFP
標準包裝: 90
系列: LA-MachXO
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時間 tpd(1): 5.1ns
電壓電源 - 內(nèi)部: 1.14 V ~ 1.26 V
宏單元數(shù): 600
輸入/輸出數(shù): 73
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 100-LQFP
供應(yīng)商設(shè)備封裝: 100-TQFP(14x14)
包裝: 托盤
其它名稱: 220-1174
2-16
Architecture
Lattice Semiconductor
LA-MachXO Automotive Family Data Sheet
of the devices also support differential input buffers. PCI clamps are available on the top Bank I/O buffers. The
PCI clamp is enabled after VCC, VCCAUX, and VCCIO are at valid operating levels and the device has been con-
gured.
The two pads in the pair are described as “true” and “comp”, where the true pad is associated with the positive
side of the differential input buffer and the comp (complementary) pad is associated with the negative side of
the differential input buffer.
2.
Left and Right sysIO Buffer Pairs
The sysIO buffer pairs in the left and right Banks of the device consist of two single-ended output drivers and
two sets of single-ended input buffers (supporting ratioed and absolute input levels). The devices also have a
differential driver per output pair. The referenced input buffer can also be congured as a differential input
buffer. In these Banks the two pads in the pair are described as “true” and “comp”, where the true pad is asso-
ciated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the
negative side of the differential I/O.
Typical I/O Behavior During Power-up
The internal power-on-reset (POR) signal is deactivated when VCC and VCCAUX have reached satisfactory levels.
After the POR signal is deactivated, the FPGA core logic becomes active. It is the user’s responsibility to ensure
that all VCCIO Banks are active with valid input logic levels to properly control the output logic states of all the I/O
Banks that are critical to the application. The default conguration of the I/O pins in a blank device is tri-state with a
weak pull-up to VCCIO. The I/O pins will maintain the blank conguration until VCC, VCCAUX and VCCIO have
reached satisfactory levels at which time the I/Os will take on the user-congured settings.
The VCC and VCCAUX supply the power to the FPGA core fabric, whereas the VCCIO supplies power to the I/O buff-
ers. In order to simplify system design while providing consistent and predictable I/O behavior, the I/O buffers
should be powered up along with the FPGA core fabric. Therefore, VCCIO supplies should be powered up before or
together with the VCC and VCCAUX supplies
Supported Standards
The LA-MachXO sysIO buffer supports both single-ended and differential standards. Single-ended standards can
be further subdivided into LVCMOS and LVTTL. The buffer supports the LVTTL, LVCMOS 1.2, 1.5, 1.8, 2.5, and
3.3V standards. In the LVCMOS and LVTTL modes, the buffer has individually congurable options for drive
strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS and
LVPECL output emulation is supported on all devices. The LA-MachXO1200 and LA-MachXO2280 support on-chip
LVDS output buffers on approximately 50% of the I/Os on the left and right Banks. Differential receivers for LVDS,
BLVDS and LVPECL are supported on all Banks of LA-MachXO1200 and LA-MachXO2280 devices. PCI support is
provided in the top Banks of the LA-MachXO1200 and LA-MachXO2280 devices. Table 2-8 summarizes the I/O
characteristics of the devices in the LA-MachXO family.
Tables 2-9 and 2-10 show the I/O standards (together with their supply and reference voltages) supported by the
LA-MachXO devices. For further information on utilizing the sysIO buffer to support a variety of standards please
see the details of additional technical documentation at the end of this data sheet.
相關(guān)PDF資料
PDF描述
GRM31MR61C225KA35L CAP CER 2.2UF 16V 10% X5R 1206
GQM1885C2A6R8CB01D CAP CER 6.8PF 100V NP0 0603
RCB45DHAR CONN EDGECARD 90POS R/A .050 DIP
EMM44DRUH CONN EDGECARD 88POS DIP .156 SLD
LTC4221IGN#PBF IC CTRLR HOTSWAP DUAL 16SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LAMXO1200E-3TN144E 功能描述:CPLD - 復(fù)雜可編程邏輯器件 Auto Grade (AEC-Q100 ) MachXO1200E RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
LAMXO1200LUTSC-3FTN256E 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet
LAMXO1200LUTSC-3FTN324E 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet
LAMXO1200LUTSC-3TN100E 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet
LAMXO1200LUTSC-3TN144E 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet