參數資料
型號: ISPLSI1032EA
廠商: Lattice Semiconductor Corporation
英文描述: In-System Programmable High Density PLD
中文描述: 在系統可編程高密度可編程邏輯器件
文件頁數: 8/16頁
文件大?。?/td> 172K
代理商: ISPLSI1032EA
8
Specifications
ispLSI 1032EA
GRP Delay, 32 GLB Loads
t
iobp
t
iolat
t
iosu
t
ioh
t
ioco
t
ior
t
din
1. Internal Timing Parameters are not tested and are for reference only.
2. Refer to Timing Model in this data sheet for further details.
3. The XOR adjacent path can only be used by hard macros.
Table 2-0036A/1032EA
Inputs
UNITS
-170
MAX.
MIN.
MIN.
MAX.
DESCRIPTION
#
2
PARAM.
22 I/O Register Bypass
23 I/O Latch Delay
24 I/O Register Setup Time before Clock
25 I/O Register Hold Time after Clock
26 I/O Register Clock to Out Delay
27 I/O Register Reset to Out Delay
28 Dedicated Input Delay
ns
ns
ns
ns
ns
ns
ns
t
grp32
GLB
t
4ptbpc
t
4ptbpr
33
ns
t
1ptxor
t
20ptxor 37 20 Product Term/XOR Path Delay
t
xoradj
38 XOR Adjacent Path Delay
t
gbp
39 GLB Register Bypass Delay
t
gsu
40 GLB Register Setup Time before Clock
t
gh
41 GLB Register Hold Time after Clock
t
gco
42 GLB Register Clock to Output Delay
t
gro
43 GLB Register Reset to Output Delay
t
ptre
44 GLB Product Term Reset to Register Delay
t
ptoe
45 GLB Product Term Output Enable to I/O Cell Delay
t
ptck
46 GLB Product Term Clock Delay
t
gfb
47 GLB Feedback Delay
36 1 ProductTerm/XOR Path Delay
ns
ns
ns
ns
ns
ns
ns
3
ns
ns
ns
ns
ns
ORP
t
orp
t
orpbp
GRP
t
grp1
34 4 ProductTerm Bypass Path Delay (Combinatorial)
ns
35 4 Product Term Bypass Path Delay (Registered)
ns
48 ORP Delay
49 ORP Bypass Delay
ns
ns
t
grp16
32 GRP Delay, 16 GLB Loads
ns
t
grp8
31 GRP Delay, 8 GLB Loads
ns
t
grp4
30 GRP Delay, 4 GLB Loads
ns
29 GRP Delay, 1 GLB Load
ns
-200
3.0
0.0
1.2
0.3
1.0
0.3
4.0
4.0
4.0
1.1
2.9
1.6
1.6
1.6
0.8
1.1
4.2
2.2
2.3
2.2
0.1
1.4
1.5
0.6
0.1
2.1
1.7
1.5
1.3
3.0
0.0
1.7
0.3
2.0
0.3
4.0
4.6
4.6
1.8
3.0
2.3
2.2
2.2
1.0
1.4
4.7
2.7
3.6
2.7
0.1
2.1
2.0
1.0
0.1
2.2
1.8
1.6
1.4
Internal Timing Parameters
1
相關PDF資料
PDF描述
ISPLSI1032EA-170LT100 In-System Programmable High Density PLD
ISPLSI1032EA-100 In-System Programmable High Density PLD
ISPLSI1032EA-100LT100 In-System Programmable High Density PLD
ISPLSI1032EA-125 In-System Programmable High Density PLD
ISPLSI1032EA-125LT100 In-System Programmable High Density PLD
相關代理商/技術參數
參數描述
ISPLSI1032EA-100 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
ISPLSI1032EA-100LT100 功能描述:CPLD - 復雜可編程邏輯器件 RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
ISPLSI1032EA-125 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
ISPLSI1032EA-125LT100 功能描述:CPLD - 復雜可編程邏輯器件 RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
ISPLSI1032EA-170 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD