參數(shù)資料
型號: ISPLSI1016E
廠商: Lattice Semiconductor Corporation
英文描述: In-System Programmable High Density PLD
中文描述: 在系統(tǒng)可編程高密度可編程邏輯器件
文件頁數(shù): 5/12頁
文件大?。?/td> 150K
代理商: ISPLSI1016E
5
Specifications
ispLSI 1016E
External Timing Parameters
Over Recommended Operating Conditions
t
pd1
t
pd2
f
max
f
max (Ext.)
f
max (Tog.)
t
su1
t
co1
t
h1
t
su2
t
co2
t
h2
t
r1
t
rw1
t
ptoeen
t
ptoedis
t
goeen
t
goedis
UNITS
-125
MIN.
125
TEST
COND.
1. Unless noted otherwise, all parameters use the GRP, 20 PTXOR path, ORP and Y0 clock.
2. Refer to Timing Model in this data sheet for further details.
3. Standard 16-bit counter using GRP feedback.
4. Reference Switching Test Conditions Section.
Table 2-0030-16/125,100, 80
1
4
3
1
tsu2 + tco1
( )
-100
MIN.
100
MAX.
7.5
10.0
MAX.
10.0
13.0
DESCRIPTION
#
2
PARAMETER
A
A
A
1
2
3
Data Prop. Delay, 4PT Bypass, ORP Bypass
Data Prop. Delay, Worst Case Path
Clk. Frequency with Int. Feedback
ns
ns
MHz
A
4
5
6
7
8
Clk. Frequency with Ext. Feedback
Clk. Frequency, Max. Toggle
GLB Reg. Setup Time before Clk., 4 PT Bypass
GLB Reg. Clk. to Output Delay, ORP Bypass
GLB Reg. Hold Time after Clk., 4 PT Bypass
MHz
MHz
ns
ns
ns
0.0
A
B
C
B
C
9
GLB Reg. Setup Time before Clk.
10 GLB Reg. Clk. to Output Delay
11 GLB Reg. Hold Time after Clk.
12 Ext. Reset Pin to Output Delay
13 Ext. Reset Pulse Duration
14 Input to Output Enable
15 Input to Output Disable
16 Global OE Output Enable
17 Global OE Output Disable
5.5
0.0
5.0
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
wh
t
wl
t
su3
t
h3
18 Ext. Sync. Clk. Pulse Duration, High
19 Ext. Sync. Clk. Pulse Duration, Low
3.0
3.0
4.0
4.0
ns
ns
20 I/O Reg. Setup Time before Ext. Sync. Clk. (Y2, Y3) 3.0
21 I/O Reg. Hold Time after Ext. Sync. Clk. (Y2, Y3)
ns
ns
0.0
100
167
5.0
4.5
5.5
10.0
12.0
12.0
7.0
7.0
77.0
125
7.0
0.0
8.0
0.0
6.5
3.5
0.0
5.0
6.0
13.5
15.0
15.0
9.0
9.0
( )
1
-80
MIN. MAX.
15.0
18.5
84.0
57.0
100
8.5
8.0
0.0
9.5
9.5
0.0
17.0
10.0
20.0
20.0
10.5
10.5
5.0
5.0
0.0
4.5
相關(guān)PDF資料
PDF描述
ISPLSI1016E-125LJ In-System Programmable High Density PLD
ISPLSI1016E-125LT44 In-System Programmable High Density PLD
ISPLSI1016E-80LJ In-System Programmable High Density PLD
ISPLSI1016E-80LJI In-System Programmable High Density PLD
ISPLSI1016E-80LT44 In-System Programmable High Density PLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISPLSI1016E_02 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
ISPLSI1016E_06 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
ISPLSI1016E100LJ 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
ispLSI1016E-100LJ 功能描述:CPLD - 復(fù)雜可編程邏輯器件 USE ispMACH 4000V RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
ISPLSI1016E100LJI 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable High Density PLD