參數(shù)資料
型號(hào): ISL6131IRZA-T
廠(chǎng)商: INTERSIL CORP
元件分類(lèi): 電源管理
英文描述: Multiple Voltage Supervisory ICs
中文描述: 4-CHANNEL POWER SUPPLY SUPPORT CKT, PQCC24
封裝: 4 X 4 MM, ROHS COMPLIANT, PLASTIC, MO-220, QFN-24
文件頁(yè)數(shù): 5/13頁(yè)
文件大?。?/td> 457K
代理商: ISL6131IRZA-T
5
FN9119.3
July 22, 2005
Description and Operation
The
ISL6131
is a four voltage high accuracy supervisory IC
designed to monitor multiple voltages greater than 0.7V
relative to PIN 10 of the IC.
Upon V
DD
bias power up, the STATUS and PGOOD outputs
are held correctly low once V
DD
is as low as 1V. Once
biased to 1.5V the IC continuously monitors from one to four
voltages independently through external resistor dividers
comparing each voltage monitoring (VMON) pin voltage to
an internal 0.633V (V
VMONvth
) reference.
With the EN input driven high or open as each VMON input
rises above V
VMONvth
a timer is set to ensure ~160ms of
continuous compliance then the related STATUS output is
released to be pulled high. The STATUS outputs are open-
drain to allow ORing of these signals and interfacing to a
logic high level up to V
DD
. The STATUS are designed to
reject short transients (~30
μ
s) on the VMON inputs. Once all
STATUS outputs are high a power good (PGOOD) output
signal is generated high to indicate all the monitored
voltages are greater than minimum compliance level.
Once any VMON input falls below V
VMONvth
for longer than
the glitch filter time both the PGOOD and the related STATUS
output are pulled low. The other STATUS outputs will remain
high as long as their corresponding VMON voltage remains
valid and the PGOOD validation process is reset.
Figure 1 illustrates
ISL6131
typical application schematic and
Figure 3 is an operational timing diagram. See Figures 10 to
17 for
ISL6131
function and performance. Figures 10 and 11
show the V
DD
rising along with STATUS and PGOOD
response. Figures 12 and 13 illustrate VMON falling below
V
VMONvth
and Figure 14 illustrates VMON rising above
V
VMONvth
with STATUS and PGOOD response. Figure 15
shows the V
DD
failing with STATUS and PGOOD response.
Figures 16 and 17 illustrate ENABLE to STATUS and PGOOD
timing.
If less than four voltages are being monitored, connect the
unused VMON pins to V
DD
for proper operation. All unused
STATUS outputs can be left open.
The
ISL6132
is a dual voltage monitor for under and
overvoltage compliance. Figure 2 illustrates the typical
ISL6132
implementation schematic and Figure 4 is the
operational timing diagram.
There are 2 pairs of monitors each with an undervoltage
(UVMON) input and overvoltage (OVMON) input along with
with associated STATUS and PGOOD outputs.
Upon V
DD
bias power up, the STATUS and PGOOD outputs
are held correctly low once V
DD
is as low as 1V. Once
biased to 1.5V the IC continuously monitors the voltage
through external resistor dividers comparing each VMON pin
voltage to an internal 0.633V reference. At proper bias the
OVSTATUS are pulled high and the UVSTATUS and
PGOOD are pulled low. Once the UVMON input > the
VMON Vth continuously for ~160ms, its associated STATUS
output will release high indicating that the minimum voltage
condition has been met. As both UVMON and OVMON
inputs are satisfied the PGOOD output is released to go high
indicating that the monitored voltage is within the specified
window. Figure 18 illustrates this performance for a 4V to 5V
window.
When VMON does not satisfy its voltage high or low criteria
for more than the glitch filter time, the associated STATUS
and PGOOD are pulled low. Figures 19 and 20 illustrate this
performance for a 4V to 5V compliant window.
Figures 21-23 illustrate the VMON glitch filter timing to
STATUS and PGOOD notification and transient immunity.
The ENABLE input when pulled low allows for monitoring
and reporting function to be disabled. Figure 24 shows
ENABLE high to PGOOD timing for compliant voltage.
When choosing resistors for the divider remember to keep
the current through the string bounded by power loss
tolerance at the top end and noise immunity at the bottom
end. For most applications total divider resistance in the
10k
-100k
range is advisable with 1% tolerance resistors
being used to reduce monitoring error.
Referencing Figures 1 and 2, choosing the two resistor
values is straightforward for the ISL6131 as the ratio of
resistance should equal the ratio of the desired trip voltage
to the internal reference, 0.633V).
For the ISL6131, two dividers of two resistors each can be
employed to monitor the OV and UV levels for each voltage.
Otherwise, use a single three resistor string for each voltage.
In the three resistor divider string the ratio of the desired
over voltage trip point to the internal reference is equal to the
ratio of the two upper resistors to the lowest (gnd connected)
resistor. The desired under voltage trip point ratio to the
internal reference voltage is equal to the ratio of the
uppermost (voltage connected) resistor to the lower two
resistors. An example follows;
1. Establish lower and upper trip level: 3.3V ±20% or 2.64V
(UV) and 3.96V (OV)
2. Establish total resistor string value: 10k
,
Ir = divider current
3. (Rm+Rl)*Ir = 0.623V @ UV and Rl * Ir = 0.633V @ OV
4. Rm+Rl = 0.623V / Ir @ UV => Rm+Rl = 0.623V / (2.64V
/10k
) = 2.359k
5. Rl = 0.633V / Ir @ OV => Rl = 0.633V /(3.96V/10k
) =
1.598k
6. Rm = 2.359k
- 1.598k
= 0.761k
7. Ru = 10k
- 2.397k
= 7.641k
8. Choose standard value resistors that most closely
approximate these ideal values. Choosing a different total
divider resistance value may yield a more ideal ratio with
available resistors values
.
ISL6131, ISL6132
相關(guān)PDF資料
PDF描述
ISL6132IRZA-T Multiple Voltage Supervisory ICs
ISL6140IBZ-T Negative Voltage Hot Plug Controller
ISL6150IB Negative Voltage Hot Plug Controller
ISL6150IBZ Negative Voltage Hot Plug Controller
ISL6150IBZ-T Negative Voltage Hot Plug Controller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL6132 制造商:INTERSIL 制造商全稱(chēng):Intersil Corporation 功能描述:Multiple Voltage Supervisory ICs
ISL6132EVAL1Z 制造商:Intersil Corporation 功能描述:ISL6132 EVAL BOARD - 24 LEAD - MLFP - ROHS - Bulk 制造商:Intersil Corporation 功能描述:BOARD EVAL FOR ISL6132
ISL6132IR 功能描述:IC SUPERVISOR VOLT 2-LINE 24-QFN RoHS:否 類(lèi)別:集成電路 (IC) >> PMIC - 監(jiān)控器 系列:- 標(biāo)準(zhǔn)包裝:100 系列:- 類(lèi)型:簡(jiǎn)單復(fù)位/加電復(fù)位 監(jiān)視電壓數(shù)目:1 輸出:- 復(fù)位:低有效 復(fù)位超時(shí):最小為 100 ms 電壓 - 閥值:4.38V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:8-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:8-TSSOP 包裝:管件
ISL6132IR-T 功能描述:IC SUPERVISOR 2-CHAN 24-QFN RoHS:否 類(lèi)別:集成電路 (IC) >> PMIC - 監(jiān)控器 系列:- 標(biāo)準(zhǔn)包裝:100 系列:- 類(lèi)型:簡(jiǎn)單復(fù)位/加電復(fù)位 監(jiān)視電壓數(shù)目:1 輸出:- 復(fù)位:低有效 復(fù)位超時(shí):最小為 100 ms 電壓 - 閥值:4.38V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:8-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:8-TSSOP 包裝:管件
ISL6132IRZA 功能描述:IC SUPERVISOR 2CH UV/OV 24QFN RoHS:是 類(lèi)別:集成電路 (IC) >> PMIC - 監(jiān)控器 系列:- 標(biāo)準(zhǔn)包裝:3,000 系列:- 類(lèi)型:簡(jiǎn)單復(fù)位/加電復(fù)位 監(jiān)視電壓數(shù)目:1 輸出:開(kāi)路漏極或開(kāi)路集電極 復(fù)位:低有效 復(fù)位超時(shí):最小為 1.12 s 電壓 - 閥值:2.63V 工作溫度:-40°C ~ 125°C 安裝類(lèi)型:表面貼裝 封裝/外殼:TO-236-3,SC-59,SOT-23-3 供應(yīng)商設(shè)備封裝:SOT-23-3 包裝:帶卷 (TR) 其它名稱(chēng):576-3800-2