IP178C/IP178C LF/IP178CH/IP178CH LF
Datasheet
Copyright
2004, IC Plus Corp.
50/93
June 21, 2007
IP178Cx-DS-R12
PHY
MII status register (address 01)
0
1.15
MII
ROM
R/W
Description
Default
--
RO
100Base-T4 capable
1 = 100Base-T4 capable
0 = not 100Base-T4 capable
IP178C/IP178CH
does not support 100Base-T4. This bit is
fixed to be 0.
100Base-X full duplex Capable
1 = 100Base-X full duplex capable
0 = not 100Base-X full duplex capable
The default of this bit will change depend on the external
setting of
IP178C/IP178CH
. If external pin setting without
100Base-X full duplex support, then this bit will change
default to logic 0.
100Base-X half duplex Capable
1 = 100Base-X half duplex capable
0 = not 100Base-X half duplex capable
The default of this bit will change depend on the external
setting of
IP178C/IP178CH
. If external pin setting without
100Base-X half duplex support, then this bit will change
default to logic 0
10Base-T full duplex Capable
1 = 10Base-T full duplex capable
0 = not 10Base-T full duplex capable
The default of this bit will change depend on the external
setting of
IP178C/IP178CH
. If external pin setting without
100Base-T full duplex support, then this bit will change default
to logic 0
10Base-T half duplex Capable
1 = 10Base-T half duplex capable
0 = not 10Base-T half duplex capable
The default of this bit will change depend on the external
setting of
IP178C/IP178CH
. If external pin setting without
100Base-X full duplex support, then this bit will change
default to logic 0
Reserved
Ignore on read
MF preamble Suppression
1 = preamble may be suppressed
0 = preamble always required
Auto-Negotiation Complete
1 = Auto-Negotiation complete
0 = Auto-Negotiation in progress
When read as logic 1, indicates that the Auto-Negotiation
process has been completed, and the contents of register 4
and 5 are valid. When read as logic 0, indicates that the
Auto-Negotiation process has not been completed, and the
contents of register 4 and 5 are meaningless. If
Auto-Negotiation is disabled (bit 0.12 set to logic 0), then this
bit will always read as logic 0.
0
0
1.14
--
RO
1
0
1.13
--
RO
1
0
1.12
--
RO
1
0
1.11
--
RO
1
0
1[10:7]
--
RO
-
0
1.6
--
RO
1
0
1.5
--
RO
0