參數(shù)資料
型號: IDT72T36135ML6BB
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 36/48頁
文件大?。?/td> 0K
描述: IC FIFO 1MX18 6NS 240BGA
標準包裝: 1
系列: 72T
功能: 異步,同步
存儲容量: 18M(1M x 18)
數(shù)據(jù)速率: 166MHz
訪問時間: 3.8ns
電源電壓: 2.375 V ~ 2.625 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 240-BGA
供應(yīng)商設(shè)備封裝: 240-PBGA(19x19)
包裝: 托盤
其它名稱: 72T36135ML6BB
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T36135M 2.5V 18M-BIT TeraSync
36-BIT FIFO
524,288 x 36
41
FEBRUARY 04, 2009
NOTES:
1. m =
PAF[1:2] offset.
2. D = maximum FIFO depth.
In IDT Standard mode: D = 524,288 for the IDT72T36135M.
In FWFT mode: D = 524,289 for the IDT72T36135M.
3. tSKEW2 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that
PAF[1:2] will go HIGH (after one WCLK cycle plus tPAFS). If the time between
the rising edge of RCLK and the rising edge of WCLK is less than tSKEW2, then the
PAF[1:2] deassertion time may be delayed one extra WCLK cycle.
4.
PAF[1:2] is asserted and updated on the rising edge of WCLK only.
5. Select this mode by setting PFM HIGH during Master Reset.
Figure 22. Synchronous Programmable Almost-Full Flag Timing (IDT Standard and FWFT Modes)
WCLK
WEN
PAF
[1:2]
RCLK
REN
6723 drw29
1
2
12
D-(m+1) words
in FIFO
(2)
D - m words in FIFO
(2)
D - (m +1) words in FIFO
(2)
tENH
tENS
tPAFS
tENS
tENH
tCLKL
tSKEW2
(3)
tPAFS
NOTES:
1. n =
PAE[1:2] offset.
2. For IDT Standard mode
3. For FWFT mode.
4. tSKEW2 is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that
PAE[1:2] will go HIGH (after one RCLK cycle plus tPAES). If the time between
the rising edge of WCLK and the rising edge of RCLK is less than tSKEW2, then the
PAE[1:2] deassertion may be delayed one extra RCLK cycle.
5.
PAE[1:2] is asserted and updated on the rising edge of WCLK only.
6. Select this mode by setting PFM HIGH during Master Reset.
7.
RCS = LOW.
Figure 23. Synchronous Programmable Almost-Empty Flag Timing (IDT Standard and FWFT Modes)
WCLK
WEN
PAE
[1:2]
RCLK
12
REN
6723 drw30
n + 1 words in FIFO
(2)
,
n + 2 words in FIFO
(3)
tENS
tSKEW2
(4)
tENH
tPAES
n words in FIFO
(2)
,
n + 1 words in FIFO
(3)
tPAES
n words in FIFO
(2)
,
n + 1 words in FIFO
(3)
tENS
tENH
tCLKH
tCLKL
相關(guān)PDF資料
PDF描述
MAX1291BEEI+T IC ADC 12BIT 250KSPS 28-QSOP
GTC030-28-51S CONN RCPT 12POS PANEL MNT W/SCKT
IDT72T72115L5BBGI IC FIFO 131072X72 5NS 324-BGA
IDT72T72115L4-4BB IC FIFO 131072X72 4-4NS 324-BGA
MAX1262BEEI+T IC ADC 12BIT 400KSPS 28-QSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT72T36135ML6BBI 制造商:Integrated Device Technology Inc 功能描述:IC FIFO 512KX36 ASYNC 240BGA
IDT72T3645L4-4BB 功能描述:IC FIFO 1024X36 4-4NS 208-BGA RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標準包裝:90 系列:7200 功能:同步 存儲容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF
IDT72T3645L4-4BBG 功能描述:IC FIFO 1024X36 4-4NS 208-BGA RoHS:是 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標準包裝:90 系列:7200 功能:同步 存儲容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF
IDT72T3645L5BB 功能描述:IC FIFO 1024X36 5NS 208-BGA RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標準包裝:90 系列:7200 功能:同步 存儲容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF
IDT72T3645L5BBI 功能描述:IC FIFO 1024X36 5NS 208-BGA RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標準包裝:90 系列:7200 功能:同步 存儲容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF