參數(shù)資料
型號(hào): IDT23S09T-1DC8
廠(chǎng)商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類(lèi): 時(shí)鐘及定時(shí)
英文描述: 23S SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16
封裝: SOIC-16
文件頁(yè)數(shù): 3/6頁(yè)
文件大?。?/td> 53K
代理商: IDT23S09T-1DC8
3
COMMERCIALTEMPERATURERANGE
IDT23S09T
2.5VZERODELAYCLOCKBUFFER,SPREADSPECTRUMCOMPATIBLE
DC ELECTRICAL CHARACTERISTICS
Symbol
Parameter
Conditions
Min.
Max.
Unit
VIL
Input LOW Voltage Level
0.7
V
VIH
Input HIGH Voltage Level
1.7
V
IIL
Input LOW Current
VIN = 0V
50
A
IIH
Input HIGH Current
VIN = VDD
100
A
VOL
Output LOW Voltage
Standard Drive, IOL = 8mA
0.3
V
VOH
Output HIGH Voltage
Standard Drive, IOH = -8mA
2
V
IDD_PD
Power Down Current
REF = 0MHz (S2 = S1 = H)
12
A
IDD
Supply Current
Unloaded Outputs at 66.66MHz, SEL inputs at VDD or GND
32
mA
SWITCHING CHARACTERISTICS
(1,2)
Symbol
Parameter
Conditions
Min.
Typ.
Max.
Unit
t1
Output Frequency
15pF Load
10
133
MHz
Duty Cycle = t2
÷ t1
Measured at VDD/2, FOUT = 66.66MHz
40
50
60
%
t3
Rise Time
Measured between 0.7V and 1.7V
2.5
ns
t4
Fall Time
Measured between 0.7V and 1.7V
2.5
ns
t5
Output to Output Skew
All outputs equally loaded
250
ps
t6A
Delay, REF Rising Edge to CLKOUT Rising Edge(2) Measured at VDD/2
0
±350
ps
t6B
Delay, REF Rising Edge to CLKOUT Rising Edge(2) Measured at VDD/2 in PLL bypass mode
1
5
8.7
ns
t7
Device-to-Device Skew
Measured at VDD/2 on the CLKOUT pins of devices
0
700
ps
tJ
Cycle-to-Cycle Jitter
Measured at 66.66MHz, loaded outputs
200
ps
tLOCK
PLL Lock Time
Stable power supply, valid clock presented on REF pin
1
ms
NOTES:
1. REF Input has a threshold voltage of VDD/2.
2. All parameters specified with loaded outputs.
Symbol
Parameter
Min.
Max.
Unit
VDD
Supply Voltage
2.3
2.7
V
TA
OperatingTemperature(AmbientTemperature)
0
70
°C
CL
Load Capacitance 10MHz - 133MHz
15
pF
CIN
InputCapacitance
7
pF
OPERATING CONDITIONS
FUNCTION TABLE(1)
S2
S1
CLKA
CLKB
CLKOUT(2)
Output Source
PLL Shut Down
L
Tri-State
Driven
PLL
N
L
H
Driven
Tri-State
Driven
PLL
N
H
L
Driven
REF
Y
H
Driven
PLL
N
NOTES:
1. H = HIGH Voltage Level.
L = LOW Voltage Level
2. This output is driven and has an internal feedback for the PLL. The load on this ouput can be adjusted to change the skew between the REF and the output.
相關(guān)PDF資料
PDF描述
IDT29FCT2052ATPY FCT SERIES, 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO24
IDT29FCT2052BTPY FCT SERIES, 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO24
IDT29FCT2052BTSO FCT SERIES, 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO24
IDT29FCT2052ATQ8 FCT SERIES, 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO24
IDT29FCT520BTQ8 8-BIT, DSP-PIPELINE REGISTER, PDSO24
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT23S09T-1DCG 功能描述:IC CLK BUFF ZD SPRD SPECT 16SOIC RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類(lèi)型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無(wú) 頻率 - 最大:240MHz 除法器/乘法器:是/無(wú) 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
IDT23S09T-1DCG8 功能描述:IC CLK BUFFER ZD 2.5V 16-SOIC RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類(lèi)型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無(wú) 頻率 - 最大:240MHz 除法器/乘法器:是/無(wú) 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
IDT272401L10P 制造商:Integrated Device Technology Inc 功能描述:
IDT29FCT2052AT 制造商:IDT 制造商全稱(chēng):Integrated Device Technology 功能描述:FAST CMOS OCTAL REGISTERED TRANSCEIVERS
IDT29FCT2052ATDB 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Single 8-bit Bus Transceiver