參數(shù)資料
型號: ICL7112JIDL
廠商: INTERSIL CORP
元件分類: ADC
英文描述: 12-Bit, High-Speed, CMOS uP-Compatible A/D Converter
中文描述: 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, CDIP40
封裝: CERDIP-40
文件頁數(shù): 6/14頁
文件大小: 758K
代理商: ICL7112JIDL
6-6
Detailed Description
The ICL7112 is basically a successive approximation A/D
converter with an internal structure much more complex than
a standard SAR-type converter. The Functional Block Dia-
gram shows the functional diagram of the ICL7112 12-bit
A/D converter. The additional circuitry incorporated into the
ICL7112 is used to perform error correction and to maintain
the operating speed in the 40
μ
s range.
The internal DAC of the ICL7112 is designed around a radix
of 1.85, rather than the traditional 2.00. This radix gives each
bit of the DAC a weight of approximately 54% of the previous
bit. The result is a usable range that extends to 3% beyond
the full-scale input of the A/D. The actual value of each bit is
measured and stored in the on-chip PROM. The absolute
value of each bit weight then becomes relatively unimportant
because of the error correction action of the ICL7112.
The output of the high-speed auto-zeroed comparator is fed
to the data input of a successive approximation register
(SAR). This register is uniquely designed for the ICL7112 in
that it tests bit pairs instead of individual bits in the manner of
a standard SAR. At the beginning of the conversion cycle,
the SAR turns on the MSB (D
11
) and the MSB 4-bit (D
7
).
The sequence continues for each bit pair, B
X
and B
x-4
, until
only the four LSBs remain. The sequence concludes by test-
ing the four LSBs individually.
The SAR output is fed to the DAC register and to the prepro-
grammed PROM where it acts as PROM address. PROM
data is fed to a full-adder/accumulator where the decoded
results from each successive phase of the conversion are
summed with the previous results. After 20 clock cycles, the
accumulator contains the final binary data which is latched
and sent to the three-state output buffers. The accuracy of
the A/D converter depends primarily upon the accuracy of
the data that has been programmed into the PROM during
Timing Diagrams
FIGURE 1. READ CYCLE TIMING
FIGURE 2. WRITE CYCLE TIMING
CS
A
0
RD
D
0
- D
13
EOC
= DON’T CARE
VALID
VALID
t
ED
t
RD
t
AD
t
CD
t
RX
= DON’T CARE
CS
WR
EOC
t
EO
t
CONV
t
WE
t
WR
TABLE 2:
I/O CONTROL
CS
WR
RD
A
0
x
BUS
FUNCTION
0
0
x
x
Initiates a conversion.
1
x
x
x
x
Disables all chip commands.
0
x
0
0
0
Low byte is enabled.
0
x
0
1
0
High byte is enabled.
0
x
0
x
1
Low and High bytes enabled togeth-
er.
x
x
1
x
x
Disables outputs (high-impedance).
TABLE 3:
TRANSFER FUNCTION
INPUT VOLTAGE
EXPECTED OUTPUT CODE
V
REF
= -10.0V
OVR
MSB
LSB
0
+0.00244
0
0
0
0
0000000000
0000000000
0
1
+0.30029
0
0
0000111101
1
+4.99756
+5.00000
0
0
0
1
1111111111
0000000000
1
0
+9.99512
+9.99756
+10.00000
+10.00244
0
0
1
1
1
1
0
0
1111111111
1111111111
0000000000
0000000000
0
1
0
1
+10.29000
1
0
0000111101
1
ICL7112
相關(guān)PDF資料
PDF描述
ICL7112KMDL 12-Bit, High-Speed, CMOS uP-Compatible A/D Converter
ICL7112JMDL 12-Bit, High-Speed, CMOS uP-Compatible A/D Converter
ICL7112JCDL 12-Bit, High-Speed, CMOS uP-Compatible A/D Converter
ICL7112KCDL 2.0 Gbps 4x4 Crosspoint Switch 38-TSSOP -40 to 85
ICL7112LCDL 2.0 Gbps 4x4 Crosspoint Switch 38-TSSOP -40 to 85
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICL7112JMDL 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:12-Bit, High-Speed, CMOS uP-Compatible A/D Converter
ICL7112KCDL 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:12-Bit, High-Speed, CMOS uP-Compatible A/D Converter
ICL7112KIDL 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:12-Bit, High-Speed, CMOS uP-Compatible A/D Converter
ICL7112KMDL 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:12-Bit, High-Speed, CMOS uP-Compatible A/D Converter
ICL7112LCDL 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:12-Bit, High-Speed, CMOS uP-Compatible A/D Converter