Pinouts (Continued) AIN0 AIN1 AIN2 AIN3 AIN4" />
參數(shù)資料
型號(hào): HSP43216JC-52Z
廠商: Intersil
文件頁(yè)數(shù): 14/20頁(yè)
文件大?。?/td> 0K
描述: IC HALFBAND FILTER 84-PLCC
標(biāo)準(zhǔn)包裝: 15
濾波器類(lèi)型: 半帶
濾波器數(shù): 4
電源電壓: 4.75 V ~ 5.25 V
安裝類(lèi)型: 表面貼裝
封裝/外殼: 84-LCC(J 形引線)
供應(yīng)商設(shè)備封裝: 84-PLCC(29.21x29.21)
包裝: 管件
3
FN3365.10
October 6, 2008
HSP43216
(84 LD PLCC)
TOP VIEW
Pinouts (Continued)
AIN0
AIN1
AIN2
AIN3
AIN4
AIN9
AIN8
AIN7
AIN6
AIN5
AIN15
AIN14
AIN13
AIN12
AIN1
1
AIN10
GN
D
MODE
1
MODE
0
BOUT15
BOUT14
BOUT13
BOUT12
BOUT1
1
BOUT10
GND
BOUT
9
BOUT
8
BOUT
7
BOUT
6
BOUT
5
BOUT
4
BOUT
3
BOUT
2
BOUT
1
BOUT
0
V
CC
GND
OE
B
RN
D2
SYNC
USB/LSB
INT/EXT
BIN0
BIN1
BIN2
BIN3
BIN4
BIN5
BIN6
BIN7
BIN8
BIN9
BIN10
BIN11
BIN12
BIN13
BIN14
BIN15
RND0
RND1
VCC
FMT
OEA
GND
AOUT15
AOUT14
AOUT13
AOUT12
AOUT11
AOUT10
AOUT9
AOUT8
AOUT7
AOUT6
AOUT5
AOUT4
AOUT3
AOUT2
AOUT1
AOUT0
GND
V
CC
CLK
11 10 9 8 7 6 5 4 3 2 1 84 83828180 79787776 75
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
Pin Description
NAME
TYPE
DESCRIPTION
VCC
-
+5V Power.
GND
-
Ground.
CLK
I
Clock Input. (CMOS LEVEL). fS is the frequency of CLK
AIN0-15
I
Input Data Bus A. AIN0 is the LSB. Input data format is 16-bit Two’s Complement.
BIN0-15
I
Input Data Bus B. BIN0 is the LSB. Input data format is 16-bit Two’s Complement.
MODE0-1
I
The Mode Select Inputs set one of four operational modes as highlighted in Table 1.
INT/EXT
I
The Internal\External multiplexer select inputs set whether the data multiplex/demultiplex function required in the various
operational modes is performed internally (High State) or externally to the chip (Low State).
SYNC
I
This input is used to synchronize the input sample stream with the zero degree phase of the up or down convert Local
Oscillators. In the straight decimate modes, this input can be use to synchronize the input sample stream with a particular
phase of the halfband filter. (See the Operational Modes Section for additional information).
USB/LSB
I
The Upper and Lower Sideband select line is used to specify the direction of frequency translation imparted on the data
stream in the Down Convert and Decimate Mode and in the Quadrature to Real Convert Mode. (See Operational Modes
Section for additional information).
RND0-2
I
The Round Select inputs set the number of output bits from eight (RND = 000) to sixteen (RND = 110). Least significant
output bits are zeroed. See Table 4.
OEA
I
Three-State Control Output Bus A, OUTA0-15. Active Low.
OEB
I
Three-State Control Output Bus B, OUTB0-15. Active Low.
FMT
I
The Format select input is used to convert the two’s complement output to offset binary (unsigned). When asserted high,
the AOUT15 and BOUT15-bits are inverted from the normal two’s complement representation.
AOUT0-15
O
Output Bus A. AOUT0 is the LSB.
BOUT0-15
O
Output Bus B. BOUT0 is the LSB.
HSP43216
相關(guān)PDF資料
PDF描述
HSP43220JC-33Z IC DECIMATING DGTL FILTER 84PLCC
IA188EM-PTQ100I-R-03 IC MCU 8/16BIT 40MHZ 100TQFP
IA188ES-PTQ100I-R-03 IC MCU 8/16BIT 40MHZ 100TQFP
IA6805E2PLC44IR0 IC MCU 8BIT 5MHZ 44PLCC
IA82050-PDW28I-R-01 IC ASYNCHRONOUS SERIAL CTRL
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HSP43216JI-52 制造商:Rochester Electronics LLC 功能描述:- Bulk
HSP43216VC-52 功能描述:有源濾波器 HALFBAND FILTER 100 PIN PQFP,COMM RoHS:否 制造商:Maxim Integrated 通道數(shù)量:1 截止頻率:150 KHz 電源電壓-最大:11 V 電源電壓-最小:4.74 V 最大工作溫度:+ 85 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:PDIP N 封裝:Tube
HSP43216VC-52Z 功能描述:有源濾波器 W/ANNEAL HALFB & FILER 100 PIN PQFP RoHS:否 制造商:Maxim Integrated 通道數(shù)量:1 截止頻率:150 KHz 電源電壓-最大:11 V 電源電壓-最小:4.74 V 最大工作溫度:+ 85 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:PDIP N 封裝:Tube
HSP43220 制造商:INTERSIL 制造商全稱(chēng):Intersil Corporation 功能描述:Decimating Digital Filter
HSP43220/883 制造商:INTERSIL 制造商全稱(chēng):Intersil Corporation 功能描述:Decimating Digital Filter