參數(shù)資料
型號(hào): HCTS132K
廠商: Intersil Corporation
英文描述: Hex Inverters 20-LCCC -55 to 125
中文描述: 輻射加固四2輸入與非施密特觸發(fā)器
文件頁(yè)數(shù): 1/9頁(yè)
文件大小: 123K
代理商: HCTS132K
500
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207
|
Copyright
Intersil Corporation 1999
HCTS132MS
Radiation Hardened
Quad 2-Input NAND Schmitt Trigger
Pinouts
14 LEAD CERAMIC DUAL-IN-LINE
METAL SEAL PACKAGE (SBDIP)
MIL-STD-1835 CDIP2-T14
TOP VIEW
14 LEAD CERAMIC METAL SEAL
FLATPACK PACKAGE (FLATPACK)
MIL-STD-1835 CDFP3-F14
TOP VIEW
Functional Diagram
TRUTH TABLE
INPUTS
OUTPUTS
An
Bn
Yn
L
L
H
L
H
H
H
L
H
H
H
L
NOTE: L = Logic Level Low, H = Logic level High
A1
B1
Y1
A2
B2
Y2
GND
VCC
B4
A4
Y4
B3
A3
Y3
1
2
3
4
5
6
7
14
13
12
11
10
9
8
14
13
12
11
10
9
8
2
3
4
5
6
7
1
A1
B1
Y1
A2
B2
Y2
GND
VCC
B4
A4
Y4
B3
A3
Y3
nA
(1, 4, 9, 12)
nY
nO
(2, 5, 10, 13)
(3, 6, 8, 11)
Features
3 Micron Radiation Hardened SOS CMOS
Total Dose 200K RAD (Si)
SEP Effective LET No Upsets: >100 MEV-cm
2
/mg
Single Event Upset (SEU) Immunity < 2 x 10
-9
Errors/Bit-Day
(Typ)
Dose Rate Survivability: >1 x 10
12
RAD (Si)/s
Dose Rate Upset >10
10
RAD (Si)/s 20ns Pulse
Latch-Up Free Under Any Conditions
Military Temperature Range: -55
o
C to +125
o
C
Significant Power Reduction Compared to LSTTL ICs
DC Operating Voltage Range: 4.5V to 5.5V
LSTTL Input Compatibility
- VIL = 0.8V Max
- VIH = VCC/2 Min
Input Current Levels Ii
5
μ
A at VOL, VOH
Description
The Intersil HCTS132MS is a Radiation Hardened Quad 2-Input
NAND Schmitt Trigger inputs. A high on both inputs forces the
output to a Low state.
The HCTS132MS utilizes advanced CMOS/SOS technology to
achieve high-speed operation. This device is a member of
radiation hardened, high-speed, CMOS/SOS Logic Family.
The HCTS132MS is supplied in a 14 lead Ceramic flatpack
(K suffix) or a SBDIP Package (D suffix).
Ordering Information
PART
NUMBER
TEMPERATURE
RANGE
SCREENING
LEVEL
PACKAGE
HCTS132DMSR
-55
o
C to +125
o
C
Intersil Class
S Equivalent
14 Lead SBDIP
HCTS132KMSR
-55
o
C to +125
o
C
Intersil Class
S Equivalent
14 Lead
Ceramic
Flatpack
HCTS132D/
Sample
+25
o
C
Sample
14 Lead SBDIP
HCTS132K/
Sample
+25
o
C
Sample
14 Lead
Ceramic
Flatpack
HCTS132HMSR
+25
o
C
Die
Die
August 1995
Spec Number
518604
File Number
3062.1
D
相關(guān)PDF資料
PDF描述
HCTS132KMSR Hex Inverters 14-CDIP -55 to 125
HCTS132MS Radiation Hardened Quad 2-Input NAND Schmitt Trigger
HCTS138KMSR TVS 300W 6V SOT23
HCTS138DMSR Radiation Hardened Inverting 3-to-8 Line Decoder/Demultiplexer
HCTS138D Hex Inverters 20-LCCC -55 to 125
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HCTS132KMSR 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Quad 2-Input NAND Schmitt Trigger
HCTS132MS 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Quad 2-Input NAND Schmitt Trigger
HCTS138D 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Inverting 3-to-8 Line Decoder/Demultiplexer
HCTS138DMSR 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Inverting 3-to-8 Line Decoder/Demultiplexer
HCTS138HMSR 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Inverting 3-to-8 Line Decoder/Demultiplexer