參數(shù)資料
型號(hào): EVAL-AD7923CBZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 13/24頁(yè)
文件大?。?/td> 0K
描述: BOARD EVAL FOR AD7923
標(biāo)準(zhǔn)包裝: 1
ADC 的數(shù)量: 1
位數(shù): 12
采樣率(每秒): 200k
數(shù)據(jù)接口: 串行
輸入范圍: 0 ~ 2.5 V
在以下條件下的電源(標(biāo)準(zhǔn)): 7.5mW @ 200kSPS,5 V
工作溫度: -40°C ~ 125°C
已用 IC / 零件: AD7923
已供物品: 板,CD
相關(guān)產(chǎn)品: AD7923BRUZ-REEL7TR-ND - IC ADC 12BIT 4CH W/SEQ 16TSSOP
AD7923BRUZ-REEL-ND - IC ADC 12BIT 4CH W/SEQ 16TSSOP
AD7923BRUZ-ND - IC ADC 12BIT 4CH W/SEQ 16TSSOP
AD7923
Data Sheet
Rev. D | Page 20 of 24
For example, if the AD7923 is operated in a continuous samp-
ling mode, with a throughput rate of 200 kSPS and an SCLK of
20 MHz (AVDD = 5 V), and the device is placed in auto shut-
down mode, that is, if PM1 = 0 and PM0 = 1, then the power
consumption is calculated as follows:
The maximum power dissipation during conversion is 13.5 mW
(IDD = 2.7 mA max, AVDD = 5 V). If the power-up time from auto
shutdown is one dummy cycle, that is 1 s, and the remaining
conversion time is another cycle, that is, 800 ns, then the
AD7923 can be said to dissipate 13.5 mW for 1.8 s during each
conversion cycle. For the remainder of the conversion cycle,
3.2 s, the part remains in shutdown. The AD7923 can be said
to dissipate 2.5 W for the remaining 3.2 s of the conver-sion
cycle. If the throughput rate is 200 kSPS, the cycle time is
5 s and the average power dissipated during each cycle is
(1.8/5) × (13.5 mW) + (3.2/5) × (2.5 W) = 4.8616 mW.
Figure 26 shows the maximum power vs. throughput rate when
using the auto shutdown mode with 5 V and 3 V supplies.
THROUGHPUT (kSPS)
POWER
(mW)
10
1
0.1
0.01
0
60
40
20
100
80
180
160
140
120
100
03086-026
AVDD = 5V
AVDD = 3V
Figure 26. Power vs. Throughput Rate
SERIAL INTERFACE
Figure 27 shows the detailed timing diagrams for serial inter-
facing to the AD7923. The serial clock provides the conversion
clock and controls the transfer of information to and from the
AD7923 during each conversion.
The CS signal initiates the data transfer and conversion process.
The falling edge of CS puts the track-and-hold into hold mode
and takes the bus out of three-state; the analog input is sampled
at this point. The conversion is also initiated at this point and
requires 16 SCLK cycles to complete. The track-and-hold returns
to track mode at Point B on the 14th SCLK falling edge, as
shown in Figure 27. On the 16th SCLK falling edge the DOUT
line returns to three-state. If the rising edge of CS occurs before
16 SCLKs have elapsed, the conversion is terminated, the DOUT
line returns to three-state, and the control register is not updated;
otherwise DOUT returns to three-state on the 16th SCLK
falling edge, as shown in Figure 27.
Sixteen serial clock cycles are required to perform the conver-
sion process and to access data from the AD7923. For the
AD7923, the 12 bits of data are preceded by two leading 0s and
Channel Address Bits ADD1 and ADD0, identifying which
channel the result corresponds to. CS going low clocks out the
first leading 0 to be read by the microcontroller or DSP on the
first falling edge of SCLK. The first falling edge of SCLK also
clocks out the second leading 0 to be read by the microcon-
troller or DSP on the second SCLK falling edge, and so on. The
remaining two address bits and 12 data bits are then clocked out
by subsequent SCLK falling edges, beginning with the first
Address Bit ADD1, thus the second falling clock edge on the
serial clock has the second leading 0 and also clocks out
Address Bit ADD1. The final bit in the data transfer is valid on
the 16th falling edge, having been clocked out on the previous
(15th) falling edge.
Writing information to the control register takes place on the
first 12 falling edges of SCLK in a data transfer, assuming the
MSB, that is, the write bit, has been set to 1.
The 16-bit word read from the AD7923 always contain two
leading 0s, two channel address bits that the conversion result
corresponds to, followed by the 12-bit conversion result.
Writing Between Conversions
As outlined in the operating modes section, not less than 5 s
should be left between consecutive valid conversions. There is
one exception, however: consider the case when writing to the
AD7923 to power it up from shutdown prior to a valid conver-
sion. The user must write to the part to tell it to power up before
it can convert successfully. Once the serial write to power up
has finished, the user might want to perform the conversion as
soon as possible without waiting an additional 5 s before
bringing CS low for the conversion. In this case, as long as there
is a minimum of 5 s between each valid conversion, only the
quiet time between the CS rising edge at the end of the write to
power up and the next CS falling edge needs to be met.
Figure 28 illustrates this point. Note that when writing to the
AD7923 between these valid conversions, the DOUT line is not
driven during the extra write operation.
It is critical that an extra write operation as outlined above is
never issued between valid conversions when the AD7923 is
executing a sequence function, because the falling edge of CS in
the extra write moves the mux to the next channel in the
sequence. This means that when the next valid conversion takes
place a channel result would be missed.
相關(guān)PDF資料
PDF描述
AT-S-26-8/8/W-25-OE-R MOD CORD SGL-ENDED 8-8 WHITE 25'
NRS8030T1R0NJGJ INDUCTOR POWER 1.0UH 6.2A SMD
GCC28DCMT CONN EDGECARD 56POS .100" WW
EVAL-AD7899CBZ BOARD EVAL FOR AD7899
VI-BND-EY CONVERTER MOD DC/DC 85V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD7927CB 制造商:Analog Devices 功能描述:EVALUATION CONTROL BOARD. - Bulk
EVAL-AD7927CBZ 功能描述:BOARD EVALUATION FOR AD7927 RoHS:是 類(lèi)別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7933CB 制造商:Analog Devices 功能描述:EVALUATION BOARD 4-CHANNEL, 1.5 MSPS, 10-BIT AND 12-BIT PARALLEL ADCS WITH A SEQUENCER 制造商:Analog Devices 功能描述:EVAL BD FOR 4-CH, 1.5 MSPS, 10-BIT AND 12-BIT PARALLEL ADCS - Bulk
EVAL-AD7934-6CB 制造商:Analog Devices 功能描述:EVAL BD 4-CH, 1.5 MSPS, 10-BIT AND 12-BIT PARALLEL ADCS W/ A - Bulk
EVAL-AD7934CB 制造商:Analog Devices 功能描述:Evaluation Board For 4-Channel, 1.5 MSPS, 10-Bit And 12-Bit Parallel ADCs With A Sequencer 制造商:Analog Devices 功能描述:EVAL BD 4-CH, 1.5 MSPS, 10-BIT AND 12-BIT PARALLEL ADCS W/ A - Bulk