參數(shù)資料
型號(hào): EPM240ZM68C7N
廠(chǎng)商: Altera
文件頁(yè)數(shù): 1/6頁(yè)
文件大?。?/td> 0K
描述: IC MAX IIZ CPLD 240 LE 68-MBGA
標(biāo)準(zhǔn)包裝: 640
系列: MAX® II
可編程類(lèi)型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 7.5ns
電壓電源 - 內(nèi)部: 1.71 V ~ 1.89 V
邏輯元件/邏輯塊數(shù)目: 240
宏單元數(shù): 192
輸入/輸出數(shù): 54
工作溫度: 0°C ~ 85°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 68-TFBGA
供應(yīng)商設(shè)備封裝: 68-MBGA(5x5)
包裝: 托盤(pán)
產(chǎn)品目錄頁(yè)面: 603 (CN2011-ZH PDF)
其它名稱(chēng): 544-2446
1. Introduction
Introduction
The MAX II family of instant-on, non-volatile CPLDs is based on a 0.18-m,
6-layer-metal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128
to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices
offer high I/O counts, fast performance, and reliable fitting versus other CPLD
architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and
enhanced in-system programmability (ISP), MAX II devices are designed to reduce
cost and power while providing programmable solutions for applications such as bus
bridging, I/O expansion, power-on reset (POR) and sequencing control, and device
configuration control.
Features
The MAX II CPLD has the following features:
Low-cost, low-power CPLD
Instant-on, non-volatile architecture
Standby current as low as 25 A
Provides fast propagation delay and clock-to-output times
Provides four global clocks with two clocks available per logic array block (LAB)
UFM block up to 8 Kbits for non-volatile storage
MultiVolt core enabling external supply voltages to the device of either
3.3 V/2.5 V or 1.8 V
MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels
Bus-friendly architecture including programmable slew rate, drive strength,
bus-hold, and programmable pull-up resistors
Schmitt triggers enabling noise tolerant inputs (programmable per pin)
I/Os are fully compliant with the Peripheral Component Interconnect Special
Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V
operation at 66 MHz
Supports hot-socketing
Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry
compliant with IEEE Std. 1149.1-1990
ISP circuitry compliant with IEEE Std. 1532
MII51001-1.9
相關(guān)PDF資料
PDF描述
RBB108DHLT CONN EDGECARD 216PS DIP .050 SLD
EPM240T100C5 IC MAX II CPLD 240 LE 100-TQFP
EPM240F100C5N IC MAX II CPLD 240 LE 100-FBGA
LLL185R71A104MA11L CAP CER 0.1UF 10V 20% X7R 0306
GEC30DRES CONN EDGECARD 60POS .100 EYELET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM240ZM68C7N 制造商:Altera Corporation 功能描述:IC CPLD FLASH 192 MACROCELL 12NS MBGA-68
EPM240ZM68I8N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 192 Macro 54 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM240ZT100A 制造商:ALTERA 制造商全稱(chēng):Altera Corporation 功能描述:MAX II Device Family
EPM240ZT100C 制造商:ALTERA 制造商全稱(chēng):Altera Corporation 功能描述:MAX II Device Family
EPM240ZT100I 制造商:ALTERA 制造商全稱(chēng):Altera Corporation 功能描述:MAX II Device Family