<dfn id="gmxmp"></dfn>
<code id="gmxmp"><pre id="gmxmp"></pre></code>
  • <table id="gmxmp"><pre id="gmxmp"></pre></table>
    <table id="gmxmp"><tr id="gmxmp"><sup id="gmxmp"></sup></tr></table>
    <dl id="gmxmp"><form id="gmxmp"></form></dl>
    <menuitem id="gmxmp"></menuitem>
    <tfoot id="gmxmp"></tfoot>
    <li id="gmxmp"><tr id="gmxmp"></tr></li>
    參數(shù)資料
    型號: EPF6024AQI208-3
    廠商: Altera
    文件頁數(shù): 7/52頁
    文件大?。?/td> 0K
    描述: IC FLEX 6000 FPGA 24K 208-PQFP
    標準包裝: 24
    系列: FLEX 6000
    LAB/CLB數(shù): 196
    邏輯元件/單元數(shù): 1960
    輸入/輸出數(shù): 171
    門數(shù): 24000
    電源電壓: 3 V ~ 3.6 V
    安裝類型: 表面貼裝
    工作溫度: -40°C ~ 100°C
    封裝/外殼: 208-BFQFP
    供應商設備封裝: 208-PQFP(28x28)
    Altera Corporation
    15
    FLEX 6000 Programmable Logic Device Family Data Sheet
    Normal Mode
    The normal mode is suitable for general logic applications, combinatorial
    functions, or wide decoding functions that can take advantage of a
    cascade chain. In normal mode, four data inputs from the LAB local
    interconnect and the carry-in are inputs to a 4-input LUT. The Altera
    software automatically selects the carry-in or the DATA3 signal as one of
    the inputs to the LUT. The LUT output can be combined with the cascade-
    in signal to form a cascade chain through the cascade-out signal.
    Arithmetic Mode
    The arithmetic mode is ideal for implementing adders, accumulators, and
    comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT
    computes a 3-input function; the other generates a carry output. As shown
    in Figure 7, the first LUT uses the carry-in signal and two data inputs from
    the LAB local interconnect to generate a combinatorial or registered
    output. For example, when implementing an adder, this output is the sum
    of three signals: DATA1, DATA2, and carry-in. The second LUT uses the
    same three signals to generate a carry-out signal, thereby creating a carry
    chain. The arithmetic mode also supports simultaneous use of the cascade
    chain.
    The Altera software implements logic functions to use the arithmetic
    mode automatically where appropriate; the designer does not have to
    decide how the carry chain will be used.
    Counter Mode
    The counter mode offers counter enable, synchronous up/down control,
    synchronous clear, and synchronous load options. The counter enable and
    synchronous up/down control signals are generated from the data inputs
    of the LAB local interconnect. The synchronous clear and synchronous
    load options are LAB-wide signals that affect all registers in the LAB.
    Consequently, if any of the LEs in a LAB use counter mode, other LEs in
    that LAB must be used as part of the same counter or be used for a
    combinatorial function. In addition, the Altera software automatically
    places registers that are not in the counter into other LABs.
    The counter mode uses two 3-input LUTs: one generates the counter data
    and the other generates the fast carry bit. A 2-to-1 multiplexer provides
    synchronous loading, and another AND gate provides synchronous
    clearing. If the cascade function is used by an LE in counter mode, the
    synchronous clear or load will override any signal carried on the cascade
    chain. The synchronous clear overrides the synchronous load.
    相關PDF資料
    PDF描述
    EPF81500AQC240-2 IC FLEX 8000A FPGA 16K 240-PQFP
    EPM2210GF324C3 IC MAX II CPLD 2210 LE 324-FBGA
    EPM3512AFI256-10N IC MAX 3000A CPLD 512 256-FBGA
    EPM7256SRC208-7N IC MAX 7000 CPLD 256 208-RQFP
    EPM7512AEFC256-7 IC MAX 7000 CPLD 512 256-FBGA
    相關代理商/技術參數(shù)
    參數(shù)描述
    EPF6024ATC100-2 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:Programmable Logic Device Family
    EPF6024ATC144-1 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Flex 6000 196 LABs 117 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
    EPF6024ATC144-1N 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Flex 6000 196 LABs 117 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
    EPF6024ATC144-2 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Flex 6000 196 LABs 117 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
    EPF6024ATC144-2N 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Flex 6000 196 LABs 117 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256