參數(shù)資料
型號: EP20K60ERC240
廠商: ALTERA CORP
元件分類: PLD
英文描述: LOADABLE PLD, PQFP240
封裝: 34.90 X 34.90 MM, 0.50 MM PITCH, RQFP-240
文件頁數(shù): 1/114頁
文件大?。?/td> 4116K
代理商: EP20K60ERC240
Altera Corporation
1
APEX 20K
Programmable Logic
Device Family
March 2000, ver. 2.06
Data Sheet
A-DS-APEX20K-02.06
Features...
s
Industry’s first programmable logic device (PLD) incorporating
system-on-a-programmable-chip integration
MultiCoreTM architecture integrating look-up table (LUT) logic,
product-term logic, and embedded memory
Preliminary
Information
LUT logic used for register-intensive functions
Embedded system block (ESB) used to implement memory
functions, including first-in first-out (FIFO) buffers, dual-port
RAM, and content-addressable memory (CAM)
ESB implementation of product-term logic used for
combinatorial-intensive functions
s
High density
30,000 to 1.5 million typical gates (see Table 1)
Up to 51,840 logic elements (LEs)
Up to 442,368 RAM bits that can be used without reducing
available logic
Up to 3,456 product-term-based macrocells
Note:
(1)
The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to
57,000 additional gates.
Table 1. APEX 20K Device Features
Feature
EP20K30E EP20K60E EP20K100E
EP20K100
EP20K160E EP20K200E
EP20K200
EP20K300E EP20K400E
EP20K400
EP20K600E
EP20K1000E EP20K1500E
Maximum
system
gates
113,000 162,000 263,000
404,000
526,000
728,000
1,052,000 1,537,000 1,772,000 2,392,000
Typical
gates
30,000
60,000
100,000
160,000
200,000
300,000
400,000
600,000
1,000,000 1,500,000
LEs
1,200
2,560
4,160
6,400
8,320
11,520
16,640
24,320
38,400
51,840
ESBs
12
16
26
40
52
72
104
152
160
216
Maximum
RAM bits
24,576
32,768
53,248
81,920
106,496
147,456
212,992
311,296
327,680
442,368
Maximum
macrocells
192
256
416
640
832
1,152
1,664
2,432
2,560
3,456
Maximum
user I/O
pins
128
204
252
316
382
408
502
624
708
808
相關(guān)PDF資料
PDF描述
EP20K60ETC144 LOADABLE PLD, PQFP144
EP2645ETTS-33.178MTR CRYSTAL OSCILLATOR, CLOCK, 33.178 MHz, HCMOS OUTPUT
EP2600ETPD-FREQ1TR CRYSTAL OSCILLATOR, CLOCK, 1 MHz - 50 MHz, HCMOS OUTPUT
EP2600ETPD-FREQ1 CRYSTAL OSCILLATOR, CLOCK, 1 MHz - 50 MHz, HCMOS OUTPUT
EP2600PD-FREQ2 CRYSTAL OSCILLATOR, CLOCK, 50 MHz - 106.25 MHz, HCMOS OUTPUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP20K60ERC240-1ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K60ERC240-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K60ERC240-3ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K60ERI208-1ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K60ERI208-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA