參數(shù)資料
型號: EP20K100EBI356-1ES
英文描述: 8 to 12 Cell Li-Ion Battery Overcurrent Protection and Analog Front End Chip Set; Temperature Range: -40°C to 85°C; Package: 32-QFN
中文描述: FPGA的
文件頁數(shù): 89/114頁
文件大?。?/td> 1623K
代理商: EP20K100EBI356-1ES
76
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
Tables 36 and 37 describe APEX 20K external timing parameters.
Note to tables:
(1)
These timing parameters are sample-tested only.
tESBDD
ESB data-in to data-out delay for RAM mode
tPD
ESB macrocell input to non-registered output
tPTERMSU
ESB macrocell register setup time before clock
tPTERMCO
ESB macrocell register clock-to-output delay
tF1-4
Fanout delay using local interconnect
tF5-20
Fanout delay using MegaLab Interconnect
tF20+
Fanout delay using FastTrack Interconnect
tCH
Minimum clock high time from clock pin
tCL
Minimum clock low time from clock pin
tCLRP
LE clear pulse width
tPREP
LE preset pulse width
tESBCH
Clock high time
tESBCL
Clock low time
tESBWP
Write pulse width
tESBRP
Read pulse width
Table 35. APEX 20K fMAX Timing Parameters
(Part 2 of 2)
Symbol
Parameter
Table 36. APEX 20K External Timing Parameters
Symbol
Clock Parameter
Conditions
tINSU
Setup time with global clock at IOE register
tINH
Hold time with global clock at IOE register
tOUTCO
Clock-to-output delay with global clock at IOE register
Table 37. APEX 20K External Bidirectional Timing Parameters
Symbol
Parameter
Condition
tINSUBIDIR
Setup time for bidirectional pins with global clock at same-row or same-
column LE register
tINHBIDIR
Hold time for bidirectional pins with global clock at same-row or same-
column LE register
tOUTCOBIDIR
Clock-to-output delay for bidirectional pins with global clock at IOE
register
C1 = 35 pF
tXZBIDIR
Synchronous IOE output buffer disable delay
C1 = 35 pF
tZXBIDIR
Synchronous IOE output buffer enable delay, slow slew rate = off
C1 = 35 pF
相關(guān)PDF資料
PDF描述
EP20K100EBI356-2ES 8 to 12 Cell Li-Ion Battery Overcurrent Protection and Analog Front End Chip Set; Temperature Range: -40°C to 85°C; Package: 24-QFN
EP20K100EBI356-3ES FPGA
EP20K100EFC144-1ES FPGA
EP20K100EFC144-2ES FPGA
EP20K100ERC240-1ES Single Digitally Controlled Potentiometer (XDCP™); Temperature Range: -40°C to 85°C; Package: 8-MSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP20K100EBI356-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K100EBI356-2X 功能描述:IC APEX 20KE FPGA 100K 356-BGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:APEX-20K® 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
EP20K100EBI356-3ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K100EFC144-1 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 416 Macro 93 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP20K100EFC144-1ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA