FN6972.2 March 3, 2010 Pin Descriptions PIN NAME PIN NUMBER DESCRIPTION DT 1 Detection Threshold. Reference DC CURRENT threshold for input signa" />
參數(shù)資料
型號(hào): EBL4270-EVALZ
廠商: Intersil
文件頁(yè)數(shù): 3/7頁(yè)
文件大?。?/td> 0K
描述: EVAL BOARD FOR QLX4270
標(biāo)準(zhǔn)包裝: 1
系列: QLx™
主要目的: *
嵌入式: 是,MCU,32 位
已用 IC / 零件: *
主要屬性: *
次要屬性: *
已供物品: 板,電源
3
FN6972.2
March 3, 2010
Pin Descriptions
PIN NAME
PIN
NUMBER
DESCRIPTION
DT
1
Detection Threshold. Reference DC CURRENT threshold for input signal power detection. Data
output Out[k] is muted when the power of the equalized version of In[k] falls below the threshold.
Tie to ground to disable electrical idle preservation and always enable the limiting amplifier.
IN1[P,N]
2, 3
Equalizer 1 differential input, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
VDD
4, 7, 10, 29,
32, 35
Power supply. 1.2V supply voltage. The use of parallel 100pF and 10nF decoupling capacitors to
ground is recommended for each of these pins for broad high-frequency noise suppression.
IN2[P,N]
5, 6
Equalizer 2 differential input, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
IN3[P,N]
8, 9
Equalizer 3 differential input, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
IN4[P,N]
11, 12
Equalizer 4 differential input, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
IS1
13
Impedance Select 1. CMOS logic input. When the voltage on this pin is LOW, the single-ended input
impedance of In1P and In1N each go above 200kΩ and powers down the channel. This can be used
to disable some of the channels in case the DisplayPort application has less than four links, in order
to save power consumption. Otherwise, connect to VDD to hold the input impedance at 50Ω.
IS2
14
Impedance Select 2. CMOS logic input. When the voltage on this pin is LOW, the single-ended input
impedance of In1P and In1N each go above 200kΩ and powers down the channel. This can be used
to disable some of the channels in case the DisplayPort application has less than four links, in order
to save power consumption. Otherwise, connect to VDD to hold the input impedance at 50Ω.
GND
15, 24
Ground
NC
16, 17, 45,
46
No-Connect
CP3[A,B,C]
18, 19, 20
Control pins for setting equalizer 3. CMOS logic inputs. Pins are read as a 3-digit number to set the
boost level. A is the MSB, and C is the LSB. Pins are internally pulled down through a 25kΩ resistor.
CP4[A,B,C]
21, 22, 23
Control pins for setting equalizer 4. CMOS logic inputs. Pins are read as a 3-digit number to set the
boost level. A is the MSB, and C is the LSB. Pins are internally pulled down through a 25kΩ resistor.
IS4
25
Impedance Select 4. CMOS logic input. When the voltage on this pin is LOW, the single-ended input
impedance of In1P and In1N each go above 200kΩ and powers down the channel. This can be used
to disable some of the channels in case the DisplayPort application has less than four links, in order
to save power consumption. Otherwise, connect to VDD to hold the input impedance at 50Ω.
IS3
26
Impedance Select 3. CMOS logic input. When the voltage on this pin is LOW, the single-ended input
impedance of In1P and In1N each go above 200kΩ and powers down the channel. This can be used
to disable some of the channels in case the DisplayPort application has less than four links, in order
to save power consumption. Otherwise, connect to VDD to hold the input impedance at 50Ω.
OUT4[N,P]
27, 28
Equalizer 4 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
OUT3[N,P]
30, 31
Equalizer 3 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
OUT2[N,P]
33, 34
Equalizer 2 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
OUT1[N,P]
36, 37
Equalizer 1 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
BGREF
38
External bandgap reference resistor. Recommended value of 6.04kΩ ±1%.
CP2[C,B,A]
39, 40, 41
Control pins for setting equalizer 2. CMOS logic inputs. Pins are read as a 3-digit number to set the
boost level. A is the MSB, and C is the LSB. Pins are internally pulled down through a 25kΩ resistor.
CP1[C,B,A]
42, 43, 44
Control pins for setting equalizer 1. CMOS logic inputs. Pins are read as a 3-digit number to set the
boost level. A is the MSB, and C is the LSB. Pins are internally pulled down through a 25kΩ resistor.
Exposed Pad
-
Exposed ground pad. For proper electrical and thermal performance, this pad should be connected
to the PCB ground plane.
QLx4270-DP
相關(guān)PDF資料
PDF描述
ECM28DCCS-S189 CONN EDGECARD 56POS R/A .156 SLD
M3CWK-1620K IDC CABLE - MKC16K/MC16F/MPL16K
ECM28DCBS-S189 CONN EDGECARD 56POS R/A .156 SLD
M1UXK-4036J IDC CABLE - MKS40K/MC40G/X
RCM15DSEI-S13 CONN EDGECARD 30POS .156 EXTEND
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EBL42885001 制造商:LG Corporation 功能描述:TUNER,ANALOG/DIGITAL
EBL4300CI-EVALZ 功能描述:界面開(kāi)發(fā)工具 EVALRD QLX4300S RoHS:否 制造商:Bourns 產(chǎn)品:Evaluation Boards 類(lèi)型:RS-485 工具用于評(píng)估:ADM3485E 接口類(lèi)型:RS-485 工作電源電壓:3.3 V
EBL4600CI-EVALZ 功能描述:界面開(kāi)發(fā)工具 EVALRD QLX4600S RoHS:否 制造商:Bourns 產(chǎn)品:Evaluation Boards 類(lèi)型:RS-485 工具用于評(píng)估:ADM3485E 接口類(lèi)型:RS-485 工作電源電壓:3.3 V
EBL4600CL-EVALZ 功能描述:界面開(kāi)發(fā)工具 EVALRD QLX4600L RoHS:否 制造商:Bourns 產(chǎn)品:Evaluation Boards 類(lèi)型:RS-485 工具用于評(píng)估:ADM3485E 接口類(lèi)型:RS-485 工作電源電壓:3.3 V
EBL57006801 制造商:LG Corporation 功能描述:Tuner,Analog