ProASICPLUS Flash Family FPGAs 2- 60 v5.9 Synchronous SRAM Write Note: The pl" />
參數(shù)資料
型號: APA150-PQG208I
廠商: Microsemi SoC
文件頁數(shù): 147/178頁
文件大?。?/td> 0K
描述: IC FPGA PROASIC+ 150K 208-PQFP
標準包裝: 24
系列: ProASICPLUS
RAM 位總計: 36864
輸入/輸出數(shù): 158
門數(shù): 150000
電源電壓: 2.3 V ~ 2.7 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 85°C
封裝/外殼: 208-BFQFP
供應商設備封裝: 208-PQFP(28x28)
ProASICPLUS Flash Family FPGAs
2- 60
v5.9
Synchronous SRAM Write
Note: The plot shows the normal operation status.
Figure 2-33 Synchronous SRAM Write
Table 2-57 TJ = 0°C to 110°C; VDD = 2.3 V to 2.7 V for Commercial/Industrial
TJ = –55°C to 150°C, VDD = 2.3 V to 2.7 V for Military/MIL-STD-883
Symbol txxx
Description
Min.
Max.
Units
Notes
CCYC
Cycle time
7.5
ns
CMH
Clock high phase
3.0
ns
CML
Clock low phase
3.0
ns
DCH
DI hold from WCLKS
0.5
ns
DCS
DI setup to WCLKS
1.0
ns
WACH
WADDR hold from WCLKS
0.5
ns
WDCS
WADDR setup to WCLKS
1.0
ns
WPCA
New WPE access from WCLKS
3.0
ns
WPE is invalid while
PARGEN is active
WPCH
Old WPE valid from WCLKS
0.5
ns
WRCH, WBCH WRB & WBLKB hold from WCLKS
0.5
ns
WRCS, WBCS
WRB & WBLKB setup to WCLKS
1.0
ns
Note: On simultaneous read and write accesses to the same location, DI is output to DO.
WCLKS
WPE
WADDR, DI
WRB, WBLKB
Cycle Start
tWRCH, tWBCH
tWRCS, tWBCS
tDCS, tWDCS
tWPCH
tDCH, tWACH
tWPCA
tCMH
tCML
tCCYC
相關PDF資料
PDF描述
APA150-PQ208I IC FPGA PROASIC+ 150K 208-PQFP
AMC30DRTN-S93 CONN EDGECARD 60POS DIP .100 SLD
ACC44DRTN-S93 CONN EDGECARD 88POS DIP .100 SLD
AMC30DRTH-S93 CONN EDGECARD 60POS DIP .100 SLD
ACC44DRTH-S93 CONN EDGECARD 88POS DIP .100 SLD
相關代理商/技術參數(shù)
參數(shù)描述
APA150-PQGB 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-PQGES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-PQGI 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-PQGM 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-PQGPP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs