參數資料
型號: ADC1215S125HN
廠商: NXP Semiconductors N.V.
元件分類: 外設及接口
英文描述: Single 12-bit ADC 125 Msps with Input Buffer CMOS or LVDS DDR digital outputs
封裝: ADC1215S125HN/C1<SOT618-6 (HVQFN40)|<<http://www.nxp.com/packages/SOT618-6.html<1<Always Pb-free,;ADC1215S125HN/C1<SOT618-6 (HVQFN40)|<<http://www.nxp.com/packages/SOT618
文件頁數: 42/42頁
文件大小: 292K
代理商: ADC1215S125HN
NXP Semiconductors
ADC1215S series
Single 12-bit ADC; input buffer; CMOS or LVDS DDR digital output
NXP B.V. 2011.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 13 January 2011
Document identifier: ADC1215S_SER
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
16. Contents
1
2
3
4
5
6
6.1
6.2
7
8
9
10
10.1
10.2
10.3
10.4
11
11.1
11.1.1
11.1.2
11.1.3
11.1.4
11.2
11.2.1
11.2.2
11.3
11.3.1
11.3.2
11.3.3
11.3.4
11.4
11.4.1
11.4.2
11.4.3
11.4.4
11.5
11.5.1
11.5.2
11.5.3
11.5.4
11.5.5
11.5.6
11.5.7
11.6
11.6.1
11.6.2
General description. . . . . . . . . . . . . . . . . . . . . . 1
Features and benefits . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Ordering information. . . . . . . . . . . . . . . . . . . . . 2
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pinning information. . . . . . . . . . . . . . . . . . . . . . 4
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 6
Thermal characteristics . . . . . . . . . . . . . . . . . . 6
Static characteristics. . . . . . . . . . . . . . . . . . . . . 7
Dynamic characteristics . . . . . . . . . . . . . . . . . 10
Dynamic characteristics . . . . . . . . . . . . . . . . . 10
Clock and digital output timing . . . . . . . . . . . . 12
SPI timings . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Typical characteristics . . . . . . . . . . . . . . . . . . 16
Application information. . . . . . . . . . . . . . . . . . 17
Device control. . . . . . . . . . . . . . . . . . . . . . . . . 17
SPI and Pin control modes. . . . . . . . . . . . . . . 17
Operating mode selection. . . . . . . . . . . . . . . . 18
Selecting the output data standard. . . . . . . . . 18
Selecting the output data format. . . . . . . . . . . 18
Analog inputs . . . . . . . . . . . . . . . . . . . . . . . . . 18
Input stage . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Transformer . . . . . . . . . . . . . . . . . . . . . . . . . . 20
System reference and power management . . 21
Internal/external references . . . . . . . . . . . . . . 21
Programmable full-scale. . . . . . . . . . . . . . . . . 22
Common-mode output voltage (V
O(cm)
) . . . . . 22
Biasing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Clock input . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Drive modes . . . . . . . . . . . . . . . . . . . . . . . . . 23
Equivalent input circuit . . . . . . . . . . . . . . . . . . 24
Duty cycle stabilizer . . . . . . . . . . . . . . . . . . . . 24
Clock input divider . . . . . . . . . . . . . . . . . . . . . 24
Digital outputs. . . . . . . . . . . . . . . . . . . . . . . . . 25
Digital output buffers: CMOS mode . . . . . . . . 25
Digital output buffers: LVDS DDR mode. . . . . 26
DAta Valid (DAV) output clock . . . . . . . . . . . . 27
Out-of-Range (OTR). . . . . . . . . . . . . . . . . . . . 27
Digital offset . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Test patterns. . . . . . . . . . . . . . . . . . . . . . . . . . 27
Output codes versus input voltage . . . . . . . . . 27
Serial Peripheral Interface (SPI). . . . . . . . . . . 28
Register description . . . . . . . . . . . . . . . . . . . . 28
Default modes at start-up . . . . . . . . . . . . . . . . 29
11.6.3
12
13
14
14.1
14.2
14.3
14.4
15
16
Register allocation map . . . . . . . . . . . . . . . . . 31
Package outline. . . . . . . . . . . . . . . . . . . . . . . . 38
Revision history . . . . . . . . . . . . . . . . . . . . . . . 39
Legal information . . . . . . . . . . . . . . . . . . . . . . 40
Data sheet status. . . . . . . . . . . . . . . . . . . . . . 40
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . 40
Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . 41
Contact information . . . . . . . . . . . . . . . . . . . . 41
Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42
相關PDF資料
PDF描述
ADC1415S065F1
ADC1415S065HN Single 14-bit ADC 65 Msps with Input Buffer CMOS or LVDS DDR digital outputs
ADC1415S065HN Single 14-bit ADC 65 Msps with Input Buffer CMOS or LVDS DDR digital outputs
ADC1415S080HN ADC1415S080 - Single 14-bit ADC 80 Msps with Input Buffer CMOS or LVDS DDR digital outputs
ADC1415S105HN Single 14-bit ADC 105 Msps with Input Buffer CMOS or LVDS DDR digital outputs
相關代理商/技術參數
參數描述
ADC1215S125HN/C1 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Single 12-bit ADC; 65 Msps, 80 Msps, 105 Msps or 125 Msps with input buffer; CMOS or LVDS DDR digital outputs
ADC1215S125HN/C1,5 功能描述:模數轉換器 - ADC SGL 12BT ADC 125MSPS IN BUF CMOS/LVDS DDR RoHS:否 制造商:Texas Instruments 通道數量:2 結構:Sigma-Delta 轉換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
ADC1215S125HN-C1 制造商:Integrated Device Technology Inc 功能描述:HVQFN40 - Bulk
ADC1215S125HN-C18 制造商:Integrated Device Technology Inc 功能描述:HVQFN40 - Tape and Reel