參數(shù)資料
型號: MPC7410THX400LE
廠商: Freescale Semiconductor
文件頁數(shù): 6/56頁
文件大?。?/td> 0K
描述: IC MPU 32BIT 400MHZ 360-CBGA
標(biāo)準(zhǔn)包裝: 44
系列: MPC74xx
處理器類型: 32-位 MPC74xx PowerPC
速度: 400MHz
電壓: 1.8V
安裝類型: 表面貼裝
封裝/外殼: 360-BBGA,F(xiàn)CCBGA
供應(yīng)商設(shè)備封裝: 360-FCCBGA(25x25)
包裝: 托盤
MPC7410 RISC Microprocessor Hardware Specifications, Rev. 6.1
14
Freescale Semiconductor
Electrical and Thermal Characteristics
4.2.1
Clock AC Specifications
Table 7 provides the clock AC timing specifications as defined in Figure 3.
Figure 3 provides the SYSCLK input timing diagram.
Figure 3. SYSCLK Input Timing Diagram
Table 7. Clock AC Timing Specifications
At recommended operating conditions (see Table 3)
Characteristic
Symbol
Maximum Processor Core Frequency
Unit
Notes
400 MHz
450 MHz
500 MHz
Min
Max
Min
Max
Min
Max
Processor frequency
fcore
350
400
350
450
350
500
MHz
1
VCO frequency
fVCO
700
800
700
900
700
1000
MHz
1
SYSCLK frequency
fSYSCLK
33
133
33
133
33
133
MHz
1
SYSCLK cycle time
tSYSCLK
7.5
30
7.5
30
7.5
30
ns
SYSCLK rise and fall time
tKR and tKF
0.5
0.5
0.5
ns/V
2
SYSCLK duty cycle
measured at OVDD/2
tKHKL/tSYSCLK
40
60
40
60
40
60
%
3
SYSCLK jitter
±150
±150
±150
ps
4
Internal PLL-relock time
100
100
100
μs5
Notes:
1. Caution: The SYSCLK frequency and PLL_CFG[0:3] settings must be chosen such that the resulting SYSCLK (bus)
frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating
frequencies. Refer to the PLL_CFG[0:3] signal description in Section 8.1, “PLL Configuration,for valid PLL_CFG[0:3]
settings.
2. Rise and fall times measurement are determined by the slew rates of the bus interface, rather than by time. As a result, the
0.5 ns rise/fall time spec of the 1.8- and 2.5-V bus interfaces is equivalent to the 1 ns rise/fall time of the 3.3-V bus interface.
Both interfaces required a 2 V/ns slew rate. The slew rate is measured as a 1-V change (from 0.2 to 1.2 V) in 0.5 ns for the
1.8- and 2.5-V bus interfaces, whereas the 3.3-V bus interface required a 2-V change (from 0.4 to 2.4 V) in 1 ns.
3. Timing is guaranteed by design and characterization.
4. This represents total input jitter—short- and long-term combined—and is guaranteed by design.
5. Relock timing is guaranteed by design and characterization. PLL-relock time is the maximum amount of time required for PLL
lock after a stable VDD and SYSCLK are reached during the power-on reset sequence. This specification also applies when
the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted
for a minimum of 255 bus clocks after the PLL-relock time during the power-on reset sequence.
SYSCLK
VM
CVIH
CVIL
VM = Midpoint Voltage (OVDD/2)
tSYSCLK
tKR
tKF
tKHKL
相關(guān)PDF資料
PDF描述
FMC28DRES CONN EDGECARD 56POS .100 EYELET
IDT71T75802S200BGI8 IC SRAM 18MBIT 200MHZ 119BGA
65801-015 CLINCHER RECEPTACLE ASS'-Y-TIN
AMC50DRAS CONN EDGECARD 100PS .100 R/A DIP
MC7410TVU400LE MPU RISC 32BIT 360-CBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADA4858-3ACPZ-RL 功能描述:IC OPAMP CF TRPL LP 21MA 16LFCSP RoHS:是 類別:集成電路 (IC) >> Linear - Amplifiers - Instrumentation 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 放大器類型:通用 電路數(shù):2 輸出類型:滿擺幅 轉(zhuǎn)換速率:1.8 V/µs 增益帶寬積:6.5MHz -3db帶寬:4.5MHz 電流 - 輸入偏壓:5nA 電壓 - 輸入偏移:100µV 電流 - 電源:65µA 電流 - 輸出 / 通道:35mA 電壓 - 電源,單路/雙路(±):1.8 V ~ 5.25 V,±0.9 V ~ 2.625 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:10-MSOP 包裝:管件
ADA4859-3 制造商:AD 制造商全稱:Analog Devices 功能描述:Single-Supply, Fixed G = 2, High Speed, Video Amplifier with Charge Pump
ADA4859-3ACP-EBZ 功能描述:BOARD EVAL FOR ADA4859-3ACP RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
ADA4859-3ACPZ-R2 制造商:Analog Devices 功能描述:VID AMP TRIPLE 5.5V 16LFCSP EP - Tape and Reel 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:IC VIDEO AMPLIFIER TRI 195MHZ LFCSP16 制造商:Analog Devices 功能描述:Sngl Sup HghSpd GN+2 Amp Chrg Pump 制造商:Analog Devices 功能描述:IC, VIDEO AMPLIFIER, TRI, 195MHZ LFCSP16, Gain Bandwidth:195MHz, Supply Voltage Range:3V to 5.5V, Slew Rate:740V/s, No. of Amplifiers:3, Output Current:19mA, Amplifier Output:Single Ended, Operating Temperature Range:-40C to +105C, RoHS Compliant: Yes
ADA4859-3ACPZ-R7 功能描述:IC AMP 3CH CFB G=2 W/CP 16LFCSP RoHS:是 類別:集成電路 (IC) >> 線性 - 放大器 - 視頻放大器和頻緩沖器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 應(yīng)用:TFT-LCD 面板:VCOM 驅(qū)動器 輸出類型:滿擺幅 電路數(shù):1 -3db帶寬:35MHz 轉(zhuǎn)換速率:40 V/µs 電流 - 電源:3.7mA 電流 - 輸出 / 通道:1.3A 電壓 - 電源,單路/雙路(±):9 V ~ 20 V,±4.5 V ~ 10 V 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬)裸露焊盤 供應(yīng)商設(shè)備封裝:8-uMax-EP 包裝:管件