參數(shù)資料
型號: AD9633BCPZRL7-105
廠商: Analog Devices Inc
文件頁數(shù): 22/40頁
文件大小: 0K
描述: IC ADC 12BIT SRL 105MSPS 48LFCSP
標(biāo)準(zhǔn)包裝: 750
位數(shù): 12
采樣率(每秒): 105M
數(shù)據(jù)接口: LVDS,串行,SPI?
轉(zhuǎn)換器數(shù)目: 4
功率耗散(最大): 473mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-WFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 48-LFCSP-WQ(7x7)
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 4 個(gè)差分,雙極
Data Sheet
AD9633
Rev. 0 | Page 29 of 40
Table 11. Flexible Output Test Modes
Output Test
Mode
Bit Sequence
Pattern Name
Digital Output Word 1
Digital Output Word 2
Subject to
Data
Format
Select
Notes
0000
Off (default)
N/A
0001
Midscale short
10 0000 0000 (10-bit)
1000 0000 0000 (12-bit)
N/A
Yes
Offset binary
code shown
0010
+Full-scale short
11 1111 1111 (10-bit)
1111 1111 1111 (12-bit)
N/A
Yes
Offset binary
code shown
0011
Full-scale short
00 0000 0000 (10-bit)
0000 0000 0000 (12-bit)
N/A
Yes
Offset binary
code shown
0100
Checkerboard
10 1010 1010 (10-bit)
1010 1010 1010 (12-bit)
01 0101 0101 (10-bit)
0101 0101 0101 (12-bit)
No
0101
PN sequence long1
N/A
Yes
PN23
ITU 0.150
X23 + X18 + 1
0110
PN sequence short1
N/A
Yes
PN9
ITU 0.150
X9 + X5 + 1
0111
One-/zero-word
toggle
11 1111 1111 (10-bit)
1111 1111 1111 (12-bit)
00 0000 0000 (10-bit)
0000 0000 0000 (12-bit)
No
1000
User input
Register 0x19 to Register 0x1A
Register 0x1B to Register 0x1C
No
1001
1-/0-bit toggle
10 1010 1010 (10-bit)
1010 1010 1010 (12-bit)
N/A
No
1010
1× sync
00 0011 1111 (10-bit)
0000 0111 1111 (12-bit)
N/A
No
1011
One bit high
00 0000 0000 (10-bit)
0000 0000 0000 (12-bit)
N/A
No
Pattern
associated with
the external pin
1100
Mixed frequency
10 0011 0011 (10-bit)
1000 0110 0111 (12-bit)
N/A
No
1 All test mode options except PN sequence short and PN sequence long can support 10-bit to 12-bit word lengths to verify data capture to the receiver.
When the SPI is used, the DCO phase can be adjusted in 60°
increments relative to the data edge. This enables the user to
refine system timing margins if required. The default DCO+
and DCO timing, as shown in Figure 2, is 90° relative to the
output data edge.
A 10-bit serial stream can also be initiated from the SPI. This
allows the user to implement and test compatibility to lower
resolution systems. When changing the resolution to a 10-bit
serial stream, the data stream is shortened.
In default mode, as shown in Figure 2, the MSB is first in the
data output serial stream. This can be inverted so that the LSB is
first in the data output serial stream by using the SPI.
There are 12 digital output test pattern options available that
can be initiated through the SPI. This is a useful feature when
validating receiver capture and timing. Refer to Table 11 for the
output bit sequencing options available. Some test patterns have
two serial sequential words and can be alternated in various
ways, depending on the test pattern chosen. Note that some
patterns do not adhere to the data format select option. In
addition, custom user-defined test patterns can be assigned in
the 0x19, 0x1A, 0x1B, and 0x1C register addresses.
The PN sequence short pattern produces a pseudorandom bit
sequence that repeats itself every 29 1 or 511 bits. A descrip-
tion of the PN sequence and how it is generated can be found in
Section 5.1 of the ITU-T 0.150 (05/96) standard. The seed value
is all 1s (see Table 12 for the initial values). The output is a parallel
representation of the serial PN9 sequence in MSB-first format.
The first output word is the first 12 bits of the PN9 sequence in
MSB aligned form.
The PN sequence long pattern produces a pseudorandom bit
sequence that repeats itself every 223 1 or 8,388,607 bits. A
description of the PN sequence and how it is generated can be
found in Section 5.6 of the ITU-T 0.150 (05/96) standard. The
seed value is all 1s (see Table 12 for the initial values) and the
AD9633 inverts the bit stream with relation to the ITU standard.
The output is a parallel representation of the serial PN23 sequence
in MSB-first format. The first output word is the first 12 bits of
the PN23 sequence in MSB aligned form.
Table 12. PN Sequence
Sequence
Initial
Value
First Three Output Samples
(MSB First) Twos Complement
PN Sequence Short
0x7F8
0xBDF, 0x973, 0xA09
PN Sequence Long
0x7FF
0x7FE, 0x800, 0xFC0
相關(guān)PDF資料
PDF描述
AD9634BCPZRL7-170 IC ADC 12BIT SRL 170MSPS 32LFCSP
AD9637BCPZRL7-80 IC ADC 12BIT SRL 80MSPS 64LFCSP
AD9639BCPZ-170 IC ADC 12B 170MSPS QUAD 72LFCSP
AD9640ABCPZ-125 IC ADC 14BIT 125MSPS 64LFCSP
AD9641BCPZ-80 IC ADC 14BIT SRL 80MSPS 32LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9633BCPZRL7-125 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 12 bit 125msps low pwr quad ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類型: 信噪比: 接口類型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體:
AD9633BCPZRL7-80 功能描述:IC ADC 12BIT SRL 80MSPS 48LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個(gè)單端,雙極
AD9634 制造商:AD 制造商全稱:Analog Devices 功能描述:12-Bit, 170 MSPS/210 MSPS/250 MSPS
AD9634-170EBZ 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 12 Bit 170 Msps ADC RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
AD9634-210EBZ 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 12 Bit 210 Msps ADC RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V