參數(shù)資料
型號(hào): AD9522-4BCPZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 30/84頁(yè)
文件大小: 0K
描述: IC CLOCK GEN 1.6GHZ VCO 64LFCSP
標(biāo)準(zhǔn)包裝: 1
類型: 時(shí)鐘發(fā)生器,扇出配送
PLL:
輸入: CMOS,LVDS,LVPECL
輸出: CMOS,LVDS
電路數(shù): 1
比率 - 輸入:輸出: 2:12,2:24
差分 - 輸入:輸出: 是/是
頻率 - 最大: 1.8GHz
除法器/乘法器: 是/無(wú)
電源電壓: 3.135 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 64-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 64-LFCSP-VQ(9x9)
包裝: 托盤
AD9522-4
Rev. 0 | Page 36 of 84
Prescaler
The prescaler of the AD9522 allows for two modes of operation:
a fixed divide (FD) mode of 1, 2, or 3, and a dual modulus
(DM) mode where the prescaler divides by P and (P + 1) {2 and
3, 4 and 5, 8 and 9, 16 and 17, or 32 and 33}. The prescaler
modes of operation are given in Table 52, 0x016[2:0]. Not all
modes are available at all frequencies (see Table 2).
When operating the AD9522 in dual modulus mode, P/(P + 1),
the equation used to relate the input reference frequency to the
VCO output frequency is
fVCO = (fREF/R) × (P × B + A) = fREF × N/R
However, when operating the prescaler in FD Mode 1,
FD Mode 2, or FD Mode 3, the A counter is not used (A = 0)
and the equation simplifies to
fVCO = (fREF/R) × (P × B) = fREF × N/R
When A = 0, the divide is a fixed divide of P = 2, 4, 8, 16, or 32.
By using combinations of DM and FD modes, the AD9522 can
achieve values of N all the way down to N = 1. Table 29 shows
how a 10 MHz reference input can be locked to any integer
multiple of N.
Note that the same value of N can be derived in different ways,
as illustrated by the case of N = 12. The user can choose a fixed
divide mode P = 2 with B = 6, use the dual modulus mode 2/3
with A = 0, B = 6, or use the dual modulus mode 4/5 with
A = 0, B = 3.
A and B Counters
The B counter must be ≥3 or bypassed, and unlike the R
counter, A = 0 is actually zero.
The maximum input frequency to the A/B counter is reflected
in the maximum prescaler output frequency (~300 MHz) specified
in Table 2. This is the prescaler input frequency (VCO or CLK)
divided by P. For example, dual modulus P = 8/9 mode is not
allowed if the VCO frequency is greater than 2400 MHz
because the frequency going to the A/B counter is too high.
When the AD9522 B counter is bypassed (B = 1), the A counter
should be set to zero, and the overall resulting divide is equal to
the prescaler setting, P. The possible divide ratios in this mode
are 1, 2, 3, 4, 8, 16, and 32. This mode is only useful when an
external VCO/VCXO is used because the frequency range of the
internal VCO requires an overall feedback divider greater than 32.
Although manual reset is not normally required, the A/B counters
have their own reset bit. Alternatively, the A and B counters can be
reset using the shared reset bit of the R, A, and B counters. Note
that these reset bits are not self-clearing.
R, A, and B Counters: SYNC Pin Reset
The R, A, and B counters can be reset simultaneously through the
SYNC pin. This function is controlled by 0x019[7:6] (see
).
The
SYNC pin reset is disabled by default.
R and N Divider Delays
Both the R and N dividers feature a programmable delay cell.
These delays can be enabled to allow adjustment of the phase
relationship between the PLL reference clock and the VCO or
CLK. Each delay is controlled by three bits. The total delay
range is about 1 ns. See 0x019 in Table 2 and Table 52.
Table 29. How a 10 MHz Reference Input Can Be Locked to Any Integer Multiple of N
fREF (MHz)
R
P
A
B
N
fVCO (MHz)
Mode
Notes
10
1
X1
1
10
FD
P = 1, B = 1 (bypassed)
10
1
2
X1
1
2
20
FD
P = 2, B = 1 (bypassed)
10
1
X1
3
30
FD
P = 1, B = 3
10
1
X1
4
40
FD
P = 1, B = 4
10
1
X1
5
50
FD
P = 1, B = 5
10
1
2
X1
3
6
60
FD
P = 2, B = 3
10
1
2
0
3
6
60
DM
P and P + 1 = 2 and 3, A = 0, B = 3
10
1
2
1
3
7
70
DM
P and P + 1 = 2 and 3, A = 1, B = 3
10
1
2
3
8
80
DM
P and P + 1 = 2 and 3, A = 2, B = 3
10
1
2
1
4
9
90
DM
P and P + 1 = 2 and 3, A = 1, B = 4
10
1
2
X1
5
10
100
FD
P = 2, B = 5
10
1
2
0
5
10
100
DM
P and P + 1 = 2 and 3, A = 0, B = 5
10
1
2
1
5
11
110
DM
P and P + 1 = 2 and 3, A = 1, B = 5
10
1
2
X1
6
12
120
FD
P = 2, B = 6
10
1
2
0
6
12
120
DM
P and P + 1 = 2 and 3, A = 0, B = 6
10
1
4
0
3
12
120
DM
P and P + 1 = 4 and 5, A = 0, B = 3
10
1
4
1
3
13
130
DM
P and P + 1 = 4 and 5, A = 1, B = 3
1 X = don’t care.
相關(guān)PDF資料
PDF描述
AD9522-1BCPZ IC CLOCK GEN 2.5GHZ VCO 64LFCSP
AD9522-3BCPZ IC CLOCK GEN 2GHZ VCO 64LFCSP
VI-B3X-MW-B1 CONVERTER MOD DC/DC 5.2V 100W
VI-2N1-MW CONVERTER MOD DC/DC 12V 100W
AD9510BCPZ IC CLOCK DIST 8OUT PLL 64LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9522-4BCPZ-REEL7 功能描述:IC CLOCK GEN 1.6GHZ VCO 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無(wú) 頻率 - 最大:240MHz 除法器/乘法器:是/無(wú) 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9522-5 制造商:AD 制造商全稱:Analog Devices 功能描述:12 LVDS/24 CMOS Output Clock Generator
AD9522-5/PCBZ 功能描述:BOARD EVALUATION FOR AD9522-5 RoHS:是 類別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
AD9522-5BCPZ 功能描述:IC CLOCK GEN 2.4GHZ 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無(wú) 頻率 - 最大:240MHz 除法器/乘法器:是/無(wú) 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9522-5BCPZ-REEL7 功能描述:IC CLOCK GEN 2.4GHZ 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無(wú) 頻率 - 最大:240MHz 除法器/乘法器:是/無(wú) 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)