參數(shù)資料
型號: AD9244BSTZ-40
廠商: Analog Devices Inc
文件頁數(shù): 16/36頁
文件大?。?/td> 0K
描述: IC ADC 14BIT 40MSPS 48-LQFP
標準包裝: 1
位數(shù): 14
采樣率(每秒): 40M
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 300mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應商設備封裝: 48-LQFP(7x7)
包裝: 托盤
輸入數(shù)目和類型: 2 個單端,單極;1 個差分,單極
AD9244
Rev. C | Page 23 of 36
Clock Input Modes
Figure 55 to Figure 59 illustrate the modes of operation of the
clock receiver. Figure 55 shows a differential clock directly
coupled to CLK+ and CLK–. In this mode, the common mode
of the CLK+ and CLK– signals should be close to 1.6 V. Figure 56
illustrates a single-ended clock input. The capacitor decouples
the internal bias voltage on the CLK– pin (about 1.6 V), estab-
lishing a threshold for the CLK+ pin. Figure 57 provides
backward compatibility with the AD9226. In this mode, CLK
is grounded, and the threshold for CLK+ is 1.5 V. Figure 58
shows a differential clock ac-coupled by connecting through
two capacitors. AC coupling a single-ended clock can also be
accomplished using the circuit in Figure 59.
When using the differential clock circuits of Figure 55 or Figure 58,
if CLK drops below 250 mV, the mode of the clock receiver
may change, causing conversion errors. It is essential that CLK
remains above 250 mV when the clock is ac-coupled or dc-coupled.
Clock Input Considerations
The analog input is sampled on the rising edge of the clock.
Timing variations, or jitter, on this edge causes the sampled
input voltage to be in error by an amount proportional to the
slew rate of the input signal and to the amount of the timing
variation. Thus, to maintain the excellent high frequency SFDR
and SNR characteristics of the AD9244, it is essential that the
clock edge be kept as clean as possible.
The clock should be treated like an analog signal. Clock drivers
should not share supplies with digital logic or noisy circuits.
The clock traces should not run parallel to noisy traces. Using a
pair of symmetrically routed, differential clock signals can help
to provide immunity from common-mode noise coupled from
the environment.
The clock receiver functions like a differential comparator. At
the CLK inputs, a slowly changing clock signal results in more
jitter than a rapidly changing one. Driving the clock with a low
amplitude sine wave input is not recommended. Running a high
speed clock through a divider circuit provides a fast rise/fall
time, resulting in the lowest jitter in most systems.
CLK+
CLK–
AD9244
02404-055
Figure 55. Differential Clock Input, DC-Coupled
AGND
0.1
μF
1.6V
CLK+
CLK–
AD9244
02404-056
Figure 56. Single-Ended Clock Input, DC-Coupled
AGND
CLK+
CLK–
AD9244
02404-057
Figure 57. Single-Ended Input, Retains Pin Compatibility with AD9226
100pF
TO 0.1
μF
CLK+
CLK–
AD9244
02404-058
Figure 58. Differential Clock Input, AC-Coupled
0.1
μF
AGND
0.1
μF
1.6V
CLK+
CLK–
AD9244
02404-059
Figure 59. Single-Ended Clock Input, AC-Coupled
Clock Power Dissipation
Most of the power dissipated by the AD9244 is from the analog
power supplies. However, lower clock speeds reduce digital
supply current. Figure 60 shows the relationship between power
and clock rate.
02404-060
SAMPLE RATE (MHz)
70
010
30
40
20
50
60
P
O
WE
R
(mW)
600
550
500
450
400
350
300
250
200
AD9244-40
AD9244-65
Figure 60. Power Consumption vs. Sample Rate
相關(guān)PDF資料
PDF描述
VI-J7V-MY-F4 CONVERTER MOD DC/DC 5.8V 50W
MAX981ESA+ IC COMPARATOR OD 8-SOIC
VI-J7V-MY-F3 CONVERTER MOD DC/DC 5.8V 50W
MAX972EPA+ IC COMPARATOR OD 8-DIP
MAX981EPA+ IC COMPARATOR OD 8-DIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9244BSTZ-401 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 40 MSPS/65 MSPS A/D Converter
AD9244BSTZ-65 功能描述:IC ADC 14BIT 65MSPS 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標準包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應商設備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
AD9244BSTZ-65 制造商:Analog Devices 功能描述:IC 14BIT ADC SMD 9244 LQFP48 制造商:Analog Devices 功能描述:IC, 14BIT ADC, SMD, 9244, LQFP48
AD9244BSTZ-651 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 40 MSPS/65 MSPS A/D Converter
AD9244BSTZRL-40 功能描述:IC ADC 14BIT SGL 40MSPS 48LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極