參數(shù)資料
型號(hào): AD7949BCPZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 18/32頁(yè)
文件大?。?/td> 0K
描述: IC ADC 14BIT 250KSPS 8CH 20LFCSP
產(chǎn)品培訓(xùn)模塊: Power Line Monitoring
產(chǎn)品變化通告: Startup Circuitry Design Improvement Change 15/April/2009
標(biāo)準(zhǔn)包裝: 1
系列: PulSAR®
位數(shù): 14
采樣率(每秒): 250k
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 15.5mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 20-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 20-LFCSP-VQ
包裝: 托盤
輸入數(shù)目和類型: *
產(chǎn)品目錄頁(yè)面: 780 (CN2011-ZH PDF)
Data Sheet
AD7949
Rev. D | Page 25 of 32
GENERAL TIMING WITHOUT A BUSY INDICATOR
Figure 36 details the timing for all three modes: read/write
during conversion (RDC), read/write after conversion (RAC),
and read/write spanning conversion (RSC). Note that the gating
item for both CFG and data readback is at the end of conversion
(EOC). At EOC, if CNV is high, the busy indicator is disabled.
As detailed previously in the Digital Interface section, the data
access should occur up to safe data reading/writing time, tDATA.
If the full CFG word was not written to prior to EOC, it is dis-
carded and the current configuration remains. If the conversion
result is not read out fully prior to EOC, it is lost as the ADC
updates SDO with the MSB of the current conversion. For
detailed timing, refer to Figure 39 and Figure 40, which depict
reading/writing spanning conversion with all timing details,
including setup, hold, and SCK.
When CNV is brought low after EOC, SDO is driven from high
impedance to the MSB. Falling SCK edges clock out bits starting
with MSB 1.
The SCK can idle high or low depending on the clock polarity
(CPOL) and clock phase (CPHA) settings if SPI is used. A simple
solution is to use CPOL = CPHA = 0 as shown in Figure 36 with
SCK idling low.
From power-up, in any read/write mode, the first three conver-
sion results are undefined because a valid CFG does not take
place until the 2nd EOC; thus two dummy conversions are
required. Also, if the state machine writes the CFG during the
power-up state (RDC shown), the CFG register needs to be
rewritten again at the next phase. Note that the first valid data
occurs in Phase (n + 1) when the CFG register is written during
Phase (n 1).
ACQUISITION
(n – 1) UNDEFINED
ACQUISITION
(n)
ACQUISITION
(n + 1)
ACQUISITION
(n + 2)
PHASE
POWER
UP
EOC
SOC
EOC
CONVERSION
(n – 1) UNDEFINED
CONVERSION
(n)
CONVERSION
(n + 1)
CONVERSION
(n – 2) UNDEFINED
tCONV
tCYC
tDATA
CNV
DIN
SDO
XXX
MSB
XXX
MSB
XXX
NOTES
1. CNV MUST BE HIGH PRIOR TO THE END OF CONVERSION (EOC) TO AVOID THE BUSY INDICATOR.
2. A TOTAL OF 14 SCK FALLING EDGES ARE REQUIRED TO RETURN SDO TO HIGH-Z. IF CFG READBACK IS ENABLED, A TOTAL OF 28 SCK FALLING EDGES IS
REQUIRED TO RETURN SDO TO HIGH-Z.
3. WITH THE SEQUENCER ENABLED, THE NEXT ACQUISITION PHASE WILL BE FOR IN0 AFTER THE LAST CHANNEL SET IN CFG[9:7] IS CONVERTED.
DATA (n)
DATA (n – 1)
XXX
DATA (n – 1)
XXX
DATA (n – 1)
XXX
DATA (n – 1)
XXX
DATA (n – 2)
XXX
DATA (n – 2)
XXX
DATA (n – 2)
XXX
DATA (n – 2)
XXX
DATA (n – 3)
XXX
MSB
(n)
DIN
SDO
DATA (n + 1)
DATA (n)
DATA (n + 1)
DIN
CFG (n)
CFG (n + 2)
CFG (n + 1)
CFG (n + 3)
SDO
SCK
1
14
1
SCK
1
14
n
nnn
n + 1
1
SCK
1
14
1
CFG (n)
CFG (n + 1)
CFG (n + 2)
RDC
RAC
RSC
CFG (n)
CFG (n + 1)
CFG (n + 2)
CFG (n + 3)
14
07
35
1-
0
3
6
NOTE 1
NOTE 2
Figure 36. General Interface Timing for the AD7949 Without a Busy Indicator
相關(guān)PDF資料
PDF描述
1676855-2 CAP CER 0.56PF 100V 5% NP0 0603
1676855-1 CAP CER 0.47PF 100V 5% NP0 0603
1676853-4 CAP CER 0.82PF 25V 5% NP0 0603
1676853-3 CAP CER 0.68PF 25V 5% NP0 0603
VI-2NZ-MX-B1 CONVERTER MOD DC/DC 2V 30W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7949BCPZ 制造商:Analog Devices 功能描述:IC ADC 14BIT 250KSPS LFCSP-20
AD7949BCPZRL7 功能描述:IC ADC 14BIT 250KSPS 8CH 20LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:PulSAR® 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個(gè)單端,單極
AD7949SCPZ-EP-R2 功能描述:14 Bit Analog to Digital Converter 8 Input 1 SAR 20-LFCSP-WQ (4x4) 制造商:analog devices inc. 系列:PulSAR? 包裝:剪切帶(CT) 零件狀態(tài):有效 位數(shù):14 采樣率(每秒):256k 輸入數(shù):8 輸入類型:差分,單端 數(shù)據(jù)接口:SPI,DSP 配置:MUX-ADC 無(wú)線電 - S/H:ADC:- A/D 轉(zhuǎn)換器數(shù):1 架構(gòu):SAR 參考類型:外部, 內(nèi)部 電壓 - 電源,模擬:2.3 V ~ 5.5 V 電壓 - 電源,數(shù)字:2.3 V ~ 5.5 V 特性:溫度傳感器 工作溫度:-55°C ~ 125°C 封裝/外殼:20-WFQFN 裸露焊盤,CSP 供應(yīng)商器件封裝:20-LFCSP-WQ(4x4) 標(biāo)準(zhǔn)包裝:1
AD7949SCPZ-EP-RL7 制造商:Analog Devices 功能描述:ADC Single SAR 250ksps 14-bit Serial 20-Pin LFCSP EP T/R 制造商:Analog Devices 功能描述:8 CH 250KSPS 14BIT ADC IC - Tape and Reel 制造商:Analog Devices 功能描述:IC ADC 14BIT 8CH 250KSPS 20LFCSP 制造商:Analog Devices 功能描述:Analog to Digital Converters - ADC 14-Bit 8CH 250 kSPS 制造商:Analog Devices 功能描述:CONVERTER - ADC
AD795 制造商:AD 制造商全稱:Analog Devices 功能描述:Low Power, Low Noise Precision FET Op Amp