參數(shù)資料
型號: AD7731BNZ
廠商: Analog Devices Inc
文件頁數(shù): 18/44頁
文件大?。?/td> 0K
描述: IC ADC 24BIT SIGMA-DELTA 24DIP
標(biāo)準(zhǔn)包裝: 15
位數(shù): 24
采樣率(每秒): 6.4k
數(shù)據(jù)接口: DSP,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 125mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 通孔
封裝/外殼: 24-DIP(0.300",7.62mm)
供應(yīng)商設(shè)備封裝: 24-PDIP
包裝: 管件
輸入數(shù)目和類型: 3 個(gè)差分,單極;3 個(gè)差分,雙極;5 個(gè)偽差分,單極;5 個(gè)偽差分,雙極
配用: EVAL-AD7731EBZ-ND - BOARD EVALUATION FOR AD7731
AD7731
–25–
REV. 0
The operation mode can be changed to achieve optimum per-
formance in various applications. The CHP bit should generally
be set to 0 when using the AD7731 in applications where higher
throughput rates are a concern or in applications where the
reduced rejection at the chopping frequency in chop mode is an
issue. The part should be operated with CHP = 1 when drift,
noise rejection and optimum EMI rejection are important crite-
ria in the application.
The output update rate of the AD7731 is programmed using the
SF bits of the Filter Register. With CHP = 0, the output update
is determined by the relationship:
Output Rate
= f
MOD ×
1
SF
CHP
= 0
()
where SF is the decimal equivalent of the data loaded to the SF
bits of the Filter Register and fMOD is the modulator frequency
and is 1/16th of the master clock frequency.
With CHP = 1, the output update is determined by the relation-
ship:
Output Rate
= f
MOD ×
1
3
× SF
CHP
= 1
()
where SF is the decimal equivalent of the data loaded to the SF
bits of the Filter Register and fMOD is the modulator frequency
and is 1/16th of the master clock frequency.
Thus for a given SF word the output rate from the AD7731 is
three times faster with CHP = 0 than CHP = 1.
The various filter stages and options are discussed in the follow-
ing sections.
First Stage Filter/SKIP Mode Enabled (SKIP = 1)
With SKIP mode enabled, the only filtering on the part is the
first stage filter. The frequency response for this first stage filter
is shown in Figure 8. The response of this first stage filter is
similar to that of an averaging filter but with a sharper roll-off.
With CHP = 0, the output rate for the filter corresponds with
the positioning of the first notch of the filter’s frequency re-
sponse. Thus, for the plot of Figure 8 where the output rate is
600 Hz (fCLK IN = 4.9152 MHz and SF = 512), the first notch of
the filter is at 600 Hz. With CHP = 1, the magnitude response
is the same as in Figure 8 but in this case, the output rate is
1/3rd the output rate so for the example shown in Figure 8 the
output data rate is 200 Hz. The notches of this sinc
3 filter fre-
quency response are repeated at multiples of the first notch. The
filter provides attenuation of better than 100 dB around these
notches. Programming a different cutoff frequency via SF0 –
SF11 does not alter the profile of the filter response; it simply
changes the location of the notches. The –3 dB frequency for both
Chop and Nonchop modes is defined as:
f
3 dB = 0. 262 × f MOD ×
1
SF
Nonchop Mode (SKIP = 1, CHP = 0)
With CHP = 0, the input chopping on the AD7731 is disabled
and any offset content in the samples to the first stage filter are
all of the same polarity. When using the part in SKIP mode, the
user can take the output from the AD7731 directly. Time to the
first output for the part is 3
× 1/Output Rate in this mode. Table
XVIII summarizes the settling time and subsequent throughput
rate for the various different modes.
FREQUENCY – Hz
0
–60
–100
0
1800
GAIN
dB
200
400
600
800
1000
1200
1400
1600
–10
–50
–70
–90
–30
–40
–80
–20
–120
–110
Figure 8. SKIP Mode Frequency Response (SKIP = 1,
SF = 512)
Chop Mode (SKIP = 1, CHP = 1)
With CHP = 1, the AD7731 alternatively reverses the ADC
inputs, producing an output which contains the channel offset
when not reversed and the negative of the offset when reversed.
As a result, when operating in SKIP mode, the user has to take
two subsequent outputs from the AD7731 and average them to
produce a valid output from the first stage filter. While operat-
ing in this mode gives the benefits of chopping without the
longer settling time associated with the 22-tap FIR filter, care
should be taken with input signals near positive full-scale or
negative full-scale (zero-scale in unipolar mode). Since the
calibration coefficients are generated for the averaged offset, and
not for the individual offsets represented in each sample, one of
the two samples in the pair may record an all 1s or all 0s read-
ing. If this happens it will result in an error in the averaged
reading. Time to first output for the part is 1/Output Rate in
this mode. However, since the user really needs two outputs to
derive a correct chopped result, the time to get two outputs for
averaging is 2
× 1/Output Rate. Table XVIII summarizes the
settling time and subsequent throughput rate for the various
different modes. If the user wants the benefits of chopping with-
out the longer settling time associated with the 22-tap FIR filter,
it is recommended that the part be used in FASTStep mode.
Second Stage Filter
With SKIP mode disabled, the second stage filter is included in
the signal processing. This second stage filter produces a differ-
ent response depending on the CHP and FAST bits.
Normal FIR Operation (SKIP = 0)
The normal mode of operation of the second stage filter is as a
22-tap low-pass FIR filter. This second stage filter processes the
output of the first stage filter and the net frequency response of
the filter is simply a product of the filter response of both filters.
The overall filter response of the AD7731 is guaranteed to have
no overshoot.
REV. A
相關(guān)PDF資料
PDF描述
VE-26V-CU-F4 CONVERTER MOD DC/DC 5.8V 200W
PX0413/10P/PC CONN RCPT 10POS W/PINS PCB MOUNT
MS3102E16S-1SW CONN RCPT 7POS BOX MNT W/SCKT
ADM211EARUZ-REEL7 IC TXRX RS-232 5V 0.1UF 28TSSOP
VI-254-MY CONVERTER MOD DC/DC 48V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7731BR 功能描述:IC ADC 24BIT 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7731BR-REEL 功能描述:IC ADC 24BIT SIGMA-DELTA 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7731BR-REEL7 功能描述:IC ADC 24BIT SIGMA-DELTA 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7731BRU 功能描述:IC ADC 24BIT SIGMA-DELTA 24TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7731BRU-REEL 制造商:Analog Devices 功能描述:ADC Single Delta-Sigma 5Msps 24-bit Serial 24-Pin TSSOP T/R 制造商:Analog Devices 功能描述:ADC SGL DELTA-SIGMA 5MSPS 24BIT SERL 24TSSOP - Tape and Reel