參數(shù)資料
型號: AD7711*
廠商: Analog Devices, Inc.
英文描述: LC2MOS Signal Conditioning ADC with RTD Excitation Currents
中文描述: LC2MOS信號調理型ADC RTD激勵電流
文件頁數(shù): 7/28頁
文件大小: 242K
2
AD7711
–7–
REV. F
PIN FUNCTION DESCRIPTION
Pin
Mnemonic
Function
1
SCLK
Serial Clock. Logic Input/Output depending on the status of the MODE pin. When MODE is high, the
device is in its self-clocking mode and the SCLK pin provides a serial clock output. This SCLK becomes
active when
RFS
or
TFS
goes low and it goes high impedance when either
RFS
or
TFS
returns high or when
the device has completed transmission of an output word. When MODE is low, the device is in its external
clocking mode and the SCLK pin acts as an input. This input serial clock can be a continuous clock with all
data transmitted in a continuous train of pulses. Alternatively, it can be a noncontinuous clock with the
information being transmitted to the AD7711 in smaller batches of data.
Master Clock signal for the device. This can be provided in the form of a crystal or external clock. A crystal can
be tied across the MCLK IN and MCLK OUT pins. Alternatively, the MCLK IN pin can be driven with a
CMOS-compatible clock and MCLK OUT left unconnected. The clock input frequency is nominally 10 MHz.
When the master clock for the device is a crystal, the crystal is connected between MCLK IN and MCLK OUT.
Address Input. With this input low, reading and writing to the device is to the control register. With this input
high, access is to either the data register or the calibration registers.
Logic Input which allows for synchronization of the digital filters when using a number of AD7711s. It resets
the nodes of the digital filter.
Logic Input. When this pin is high, the device is in its self-clocking mode; with this pin low, the device is in its
external clocking mode.
Analog Input Channel 1. Positive input of the programmable gain differential analog input. The AIN1(+) input
is connected to an output current source which can be used to check that an external transducer has burned out
or gone open circuit. This output current source can be turned on/off via the control register.
Analog Input Channel 1. Negative input of the programmable gain differential analog input.
Constant Current Output. A nominal 200
μ
A constant current is provided at this pin, and this can be used
as the excitation current for RTDs. This current can be turned on or off via the control register.
Constant Current Output. A nominal 200
μ
A constant current is provided at this pin, and this can be used
as the excitation current for RTDs. This current can be turned on or off via the control register. This
second current can be used to eliminate lead resistance errors in three-wire RTD configurations.
Analog Negative Supply, 0 V to –5 V. Tied to AGND for single supply operation. The input voltage on AIN1
or AIN2 should not go > 30 mV negative w.r.t. V
SS
for correct operation of the device.
Analog Positive Supply Voltage, +5 V to +10 V.
Input Bias Voltage. This input voltage should be set such that V
BIAS
+ 0.85
×
V
REF
< AV
DD
and V
BIAS
– 0.85
×
V
REF
> V
SS
where V
REF
is REF IN(+) – REF IN(–). Ideally, this should be tied halfway between AV
DD
and V
SS
. Thus with AV
DD
= +5 V and V
SS
= 0 V, it can be tied to REF OUT; with AV
DD
= +5 V and V
SS
=
–5 V, it can be tied to AGND, while with AV
DD
= +10 V, it can be tied to +5 V.
Reference Input. The REF IN(–) can lie anywhere between AV
DD
and V
SS
provided REF IN(+) is greater
than REF IN(–).
Reference Input. The reference input is differential providing that REF IN(+) is greater than REF IN(–).
REF IN(+) can lie anywhere between AV
DD
and V
SS
.
Reference Output. The internal +2.5 V reference is provided at this pin. This is a single-ended output
which is referred to AGND. It is a buffered output which is capable of providing 1 mA to an external load.
Analog Input Channel 2. Single-ended programmable gain analog input.
Ground reference point for analog circuitry.
Transmit Frame Synchronization. Active low logic input used to write serial data to the device with serial
data expected after the falling edge of this pulse. In the self-clocking mode, the serial clock becomes active
after
TFS
goes low. During a write operation to the AD7711, the SDATA line should not return to high
impedance until after
TFS
returns high.
2
MCLK IN
3
4
MCLK OUT
A0
5
SYNC
6
MODE
7
AIN1(+)
8
9
AIN1(–)
RTD1
10
RTD2
11
V
SS
12
13
AV
DD
V
BIAS
14
REF IN(–)
15
REF IN(+)
16
REF OUT
17
18
19
AIN2
AGND
TFS
相關PDF資料
PDF描述
AD7711A Signal Conditioning ADC with RTD Current Source(帶RTD電流源信號調節(jié)A/D轉換器)
AD7711 LC2MOS Signal Conditioning ADC with RTD Excitation Currents(RTD激勵電流LC2MOS信號調節(jié)A/D轉換器)
AD7714(中文) Signal Conditioning ADC(信號調節(jié)A/D轉換器)
AD7715 3 V/5 V, 450 mA 16-Bit, Sigma-Delta ADC(16位∑△A/D轉換器)
AD7716BP LC2MOS 22-Bit Data Acquisition System
相關代理商/技術參數(shù)
參數(shù)描述
AD7711A 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Signal Conditioning ADC with RTD Current Source
AD7711AAN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog-to-Digital Converter, 24-Bit
AD7711AAR 功能描述:IC ADC 24BIT RTD I SOURCE 24SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極