參數(shù)資料
型號: AD73360LARZ
廠商: Analog Devices Inc
文件頁數(shù): 11/35頁
文件大?。?/td> 0K
描述: IC PROCESSOR FRONTEND 6CH 28SOIC
標(biāo)準(zhǔn)包裝: 27
位數(shù): 16
通道數(shù): 6
功率(瓦特): 80mW
電壓 - 電源,模擬: 3V
電壓 - 電源,數(shù)字: 3V
封裝/外殼: 28-SOIC(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 28-SOIC W
包裝: 管件
REV. A
AD73360
–19–
Master Clock Divider
The AD73360 features a programmable master clock divider
that allows the user to reduce an externally available master
clock, at pin MCLK, by one of the ratios 1, 2, 3, 4 or 5 to pro-
duce an internal master clock signal (DMCLK) that is used to
calculate the sampling and serial clock rates. The master clock
divider is programmable by setting CRB:4-6. Table XV shows
the division ratio corresponding to the various bit settings. The
default divider ratio is divide-by-one.
Table XV. DMCLK (Internal) Rate Divider Settings
MCD2
MCD1
MCD0
DMCLK Rate
0
MCLK
0
1
MCLK/2
0
1
0
MCLK/3
0
1
MCLK/4
1
0
MCLK/5
1
0
1
MCLK
1
0
MCLK
1
MCLK
Serial Clock Rate Divider
The AD73360 features a programmable serial clock divider that
allows users to match the serial clock (SCLK) rate of the data to
that of the DSP engine or host processor. The maximum SCLK
rate available is DMCLK and the other available rates are:
DMCLK/2, DMCLK/4 and DMCLK/8. The slowest rate
(DMCLK/8) is the default SCLK rate. The serial clock divider
is programmable by setting bits CRB:2–3. Table XVI shows the
serial clock rate corresponding to the various bit settings.
Table XVI. SCLK Rate Divider Settings
SCD1
SCD0
SCLK Rate
0
DMCLK/8
0
1
DMCLK/4
1
0
DMCLK/2
1
DMCLK
Decimation Rate Divider
The AD73360 features a programmable decimation rate divider
that allows users flexibility in matching the AD73360’s ADC
sample rates to the needs of the DSP software. The maximum
sample rate available is DMCLK/256 and the other available
rates are: DMCLK/512, DMCLK/1024 and DMCLK/2048.
The slowest rate (DMCLK/2048) is the default sample rate.
The sample rate divider is programmable by setting bits CRB:0-1.
Table XVII shows the sample rate corresponding to the various
bit settings.
Table XVII. Decimation Rate Divider Settings
DR1
DR0
Sample Rate
0
DMCLK/2048
0
1
DMCLK/1024
1
0
DMCLK/512
1
DMCLK/256
OPERATION
General Description
The AD73360 inputs and outputs data in a Time Division
Multiplexing (TDM) format. When data is being read from the
AD73360 each channel has a fixed time slot in which its data is
transmitted. If a channel is not powered up, no data is transmit-
ted during the allocated time slot and the SDO line will be
three-stated. When the AD73360 is first powered up or reset it
will be set to Program Mode and will output an SDOFS. After a
reset the SDOFS will be asserted once every sample period
(125
s assuming 16.384 MHz master clock). If the AD73360 is
configured in Frame Sync Loop-Back Mode, one control word
can be transmitted after each SDOFS pulse. Figure 10a shows
the SDO and SDOFS lines after a reset. The serial data sent by
SDO will not contain valid ADC data until the AD73360 is put
into Data Mode or Mixed Mode. Control Registers D through
F allow channels to be powered up individually. This gives
greater flexibility and control over power consumption. Figure
10b shows the SDOFS and SDO of the AD73360 when all
channels are powered up and Figure 10c shows SDOFS and
SDO with channels 1, 3 and 5 powered up.
SDOFS
SDO
SE
1/FSAMPLE
Figure 10a. Output Timing After Reset (Program Mode)
SDOFS
SDO
SE
CHANNEL 1
CHANNEL 2
CHANNEL 3
CHANNEL 4
CHANNEL 5
CHANNEL 6
Figure 10b. Output Timing: All Channels Powered Up (Data/Mixed Mode)
SDOFS
SDO
SE
CHANNEL 5
CHANNEL 1
CHANNEL 3
Figure 10c. Output Timing: Channels 1, 3 and 5 Powered Up (Data/Mixed Mode)
相關(guān)PDF資料
PDF描述
MAX931ESA+ IC COMPARATOR W/REF 8-SOIC
MAX991EUA+ IC COMPARATOR R-R 8-UMAX
MAX991ESA+ IC COMPARATOR R-R 8-SOIC
MAX992ESA+ IC COMPARATOR R-R 8-SOIC
AD7195BCPZ-RL IC AFE 24BIT 4.8K 32LFSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD73360LARZ-REEL 功能描述:IC PROCESSOR FRONTEND 6CH 28SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD73360LARZ-REEL7 功能描述:IC PROCESSOR FRONTEND 6CH 28SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD7339 制造商:AD 制造商全稱:Analog Devices 功能描述:5 V Integrated High Speed ADC/Quad DAC System
AD7339BS 制造商:Analog Devices 功能描述:Data Acquisition System Single ADC Quad DAC 8-Bit 52-Pin MQFP
AD7339BS-REEL 制造商:Analog Devices 功能描述:Data Acquisition System Single ADC Quad DAC 8-Bit 52-Pin MQFP T/R